|
| 1 | +//===-- RISCVInstrInfoP.td - RISC-V 'P' instructions -------*- tablegen -*-===// |
| 2 | +// |
| 3 | +// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. |
| 4 | +// See https://llvm.org/LICENSE.txt for license information. |
| 5 | +// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception |
| 6 | +// |
| 7 | +//===----------------------------------------------------------------------===// |
| 8 | +// |
| 9 | +// This file describes the RISC-V instructions from the standard 'Base P' |
| 10 | +// Packed SIMD instruction set extension. |
| 11 | +// |
| 12 | +// This version is still experimental as the 'P' extension hasn't been |
| 13 | +// ratified yet. |
| 14 | +// |
| 15 | +//===----------------------------------------------------------------------===// |
| 16 | + |
| 17 | +//===----------------------------------------------------------------------===// |
| 18 | +// Operand and SDNode transformation definitions. |
| 19 | +//===----------------------------------------------------------------------===// |
| 20 | + |
| 21 | +def simm10 : RISCVSImmLeafOp<10>; |
| 22 | + |
| 23 | +// A 10-bit signed immediate allowing range [-512, 1023] |
| 24 | +// but will decode to [-512, 511]. |
| 25 | +def simm10_unsigned : RISCVOp { |
| 26 | + let ParserMatchClass = SImmAsmOperand<10, "Unsigned">; |
| 27 | + let EncoderMethod = "getImmOpValue"; |
| 28 | + let DecoderMethod = "decodeSImmOperand<10>"; |
| 29 | + let OperandType = "OPERAND_SIMM10_UNSIGNED"; |
| 30 | + let MCOperandPredicate = [{ |
| 31 | + int64_t Imm; |
| 32 | + if (!MCOp.evaluateAsConstantImm(Imm)) |
| 33 | + return false; |
| 34 | + return isInt<10>(Imm) || isUInt<10>(Imm); |
| 35 | + }]; |
| 36 | +} |
| 37 | + |
| 38 | +//===----------------------------------------------------------------------===// |
| 39 | +// Instruction class templates |
| 40 | +//===----------------------------------------------------------------------===// |
| 41 | + |
| 42 | +let hasSideEffects = 0, mayLoad = 0, mayStore = 0 in |
| 43 | +class RVPUnaryImm10<bits<7> funct7, string opcodestr, |
| 44 | + DAGOperand TyImm10 = simm10> |
| 45 | + : RVInstIBase<0b010, OPC_OP_IMM_32, (outs GPR:$rd), (ins TyImm10:$imm10), |
| 46 | + opcodestr, "$rd, $imm10"> { |
| 47 | + bits<10> imm10; |
| 48 | + |
| 49 | + let Inst{31-25} = funct7; |
| 50 | + let Inst{24-16} = imm10{8-0}; |
| 51 | + let Inst{15} = imm10{9}; |
| 52 | +} |
| 53 | + |
| 54 | +let hasSideEffects = 0, mayLoad = 0, mayStore = 0 in |
| 55 | +class RVPUnaryImm8<bits<8> funct8, string opcodestr> |
| 56 | + : RVInstIBase<0b010, OPC_OP_IMM_32, (outs GPR:$rd), (ins uimm8:$uimm8), |
| 57 | + opcodestr, "$rd, $uimm8"> { |
| 58 | + bits<8> uimm8; |
| 59 | + |
| 60 | + let Inst{31-24} = funct8; |
| 61 | + let Inst{23-16} = uimm8; |
| 62 | + let Inst{15} = 0b0; |
| 63 | +} |
| 64 | + |
| 65 | +let hasSideEffects = 0, mayLoad = 0, mayStore = 0 in |
| 66 | +class RVPUnary<bits<3> f, string opcodestr, dag operands, string argstr> |
| 67 | + : RVInstIBase<0b010, OPC_OP_IMM_32, (outs GPR:$rd), operands, opcodestr, argstr> { |
| 68 | + bits<5> imm; |
| 69 | + bits<5> rs1; |
| 70 | + |
| 71 | + let Inst{31} = 0b1; |
| 72 | + let Inst{30-28} = f; |
| 73 | + let Inst{27} = 0b0; |
| 74 | + let Inst{19-15} = rs1; |
| 75 | +} |
| 76 | + |
| 77 | +class RVPUnaryImm5<bits<3> f, string opcodestr> |
| 78 | + : RVPUnary<f, opcodestr, (ins GPR:$rs1, uimm5:$uimm5), "$rd, $rs1, $uimm5"> { |
| 79 | + bits<5> uimm5; |
| 80 | + |
| 81 | + let imm = uimm5; |
| 82 | + let Inst{26-25} = 0b01; |
| 83 | + let Inst{24-20} = uimm5; |
| 84 | +} |
| 85 | + |
| 86 | +class RVPUnaryImm4<bits<3> f, string opcodestr> |
| 87 | + : RVPUnary<f, opcodestr, (ins GPR:$rs1, uimm4:$uimm4), "$rd, $rs1, $uimm4"> { |
| 88 | + bits<4> uimm4; |
| 89 | + |
| 90 | + let Inst{26-24} = 0b001; |
| 91 | + let Inst{23-20} = uimm4; |
| 92 | +} |
| 93 | + |
| 94 | +class RVPUnaryImm3<bits<3> f, string opcodestr> |
| 95 | + : RVPUnary<f, opcodestr, (ins GPR:$rs1, uimm3:$uimm3), "$rd, $rs1, $uimm3"> { |
| 96 | + bits<3> uimm3; |
| 97 | + |
| 98 | + let Inst{26-23} = 0b0001; |
| 99 | + let Inst{22-20} = uimm3; |
| 100 | +} |
| 101 | + |
| 102 | +let hasSideEffects = 0, mayLoad = 0, mayStore = 0 in |
| 103 | +class RVPUnaryWUF<bits<2> w, bits<5> uf, string opcodestr> |
| 104 | + : RVInstIBase<0b010, OPC_OP_IMM_32, (outs GPR:$rd), (ins GPR:$rs1), |
| 105 | + opcodestr, "$rd, $rs1"> { |
| 106 | + let Inst{31-27} = 0b11100; |
| 107 | + let Inst{26-25} = w; |
| 108 | + let Inst{24-20} = uf; |
| 109 | +} |
| 110 | + |
| 111 | +//===----------------------------------------------------------------------===// |
| 112 | +// Instructions |
| 113 | +//===----------------------------------------------------------------------===// |
| 114 | + |
| 115 | +let Predicates = [HasStdExtP] in { |
| 116 | +def CLS : Unary_r<0b011000000011, 0b001, "cls">; |
| 117 | +def ABS : Unary_r<0b011000000111, 0b001, "abs">; |
| 118 | +} // Predicates = [HasStdExtP] |
| 119 | +let Predicates = [HasStdExtP, IsRV32] in |
| 120 | +def REV_RV32 : Unary_r<0b011010011111, 0b101, "rev">; |
| 121 | + |
| 122 | +let Predicates = [HasStdExtP, IsRV64] in { |
| 123 | +def REV16 : Unary_r<0b011010110000, 0b101, "rev16">; |
| 124 | +def REV_RV64 : Unary_r<0b011010111111, 0b101, "rev">; |
| 125 | + |
| 126 | +def CLSW : UnaryW_r<0b011000000011, 0b001, "clsw">; |
| 127 | +def ABSW : UnaryW_r<0b011000000111, 0b001, "absw">; |
| 128 | +} // Predicates = [HasStdExtP, IsRV64] |
| 129 | + |
| 130 | +let Predicates = [HasStdExtP] in { |
| 131 | +def PSLLI_B : RVPUnaryImm3<0b000, "pslli.b">; |
| 132 | +def PSLLI_H : RVPUnaryImm4<0b000, "pslli.h">; |
| 133 | +def PSSLAI_H : RVPUnaryImm4<0b101, "psslai.h">; |
| 134 | +} // Predicates = [HasStdExtP] |
| 135 | +let DecoderNamespace = "RV32Only", |
| 136 | + Predicates = [HasStdExtP, IsRV32] in |
| 137 | +def SSLAI : RVPUnaryImm5<0b101, "sslai">; |
| 138 | +let Predicates = [HasStdExtP, IsRV64] in { |
| 139 | +def PSLLI_W : RVPUnaryImm5<0b000, "pslli.w">; |
| 140 | +def PSSLAI_W : RVPUnaryImm5<0b101, "psslai.w">; |
| 141 | +} // Predicates = [HasStdExtP, IsRV64] |
| 142 | + |
| 143 | +let Predicates = [HasStdExtP] in |
| 144 | +def PLI_H : RVPUnaryImm10<0b1011000, "pli.h">; |
| 145 | +let Predicates = [HasStdExtP, IsRV64] in |
| 146 | +def PLI_W : RVPUnaryImm10<0b1011001, "pli.w">; |
| 147 | +let Predicates = [HasStdExtP] in |
| 148 | +def PLI_B : RVPUnaryImm8<0b10110100, "pli.b">; |
| 149 | + |
| 150 | +let Predicates = [HasStdExtP] in { |
| 151 | +def PSEXT_H_B : RVPUnaryWUF<0b00, 0b00100, "psext.h.b">; |
| 152 | +def PSABS_H : RVPUnaryWUF<0b00, 0b00111, "psabs.h">; |
| 153 | +def PSABS_B : RVPUnaryWUF<0b10, 0b00111, "psabs.b">; |
| 154 | +} // Predicates = [HasStdExtP] |
| 155 | +let Predicates = [HasStdExtP, IsRV64] in { |
| 156 | +def PSEXT_W_B : RVPUnaryWUF<0b01, 0b00100, "psext.w.b">; |
| 157 | +def PSEXT_W_H : RVPUnaryWUF<0b01, 0b00101, "psext.w.h">; |
| 158 | +} // Predicates = [HasStdExtP, IsRV64] |
| 159 | + |
| 160 | +let Predicates = [HasStdExtP] in |
| 161 | +def PLUI_H : RVPUnaryImm10<0b1111000, "plui.h", simm10_unsigned>; |
| 162 | +let Predicates = [HasStdExtP, IsRV64] in |
| 163 | +def PLUI_W : RVPUnaryImm10<0b1111001, "plui.w", simm10_unsigned>; |
0 commit comments