@@ -200,6 +200,11 @@ PPCTargetLowering::PPCTargetLowering(const PPCTargetMachine &TM,
200200
201201 setOperationAction(ISD::UADDO, isPPC64 ? MVT::i64 : MVT::i32, Custom);
202202
203+ // On P10, the default lowering generates better code using the
204+ // setbc instruction.
205+ if (!Subtarget.hasP10Vector() && isPPC64)
206+ setOperationAction(ISD::SSUBO, MVT::i32, Custom);
207+
203208 // Match BITREVERSE to customized fast code sequence in the td file.
204209 setOperationAction(ISD::BITREVERSE, MVT::i32, Legal);
205210 setOperationAction(ISD::BITREVERSE, MVT::i64, Legal);
@@ -12016,6 +12021,36 @@ SDValue PPCTargetLowering::LowerUaddo(SDValue Op, SelectionDAG &DAG) const {
1201612021 return Res;
1201712022}
1201812023
12024+ SDValue PPCTargetLowering::LowerSSUBO(SDValue Op, SelectionDAG &DAG) const {
12025+
12026+ SDLoc dl(Op);
12027+
12028+ SDValue LHS64 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, Op.getOperand(0));
12029+ SDValue RHS64 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, Op.getOperand(1));
12030+
12031+ SDValue Sub = DAG.getNode(ISD::SUB, dl, MVT::i64, LHS64, RHS64);
12032+
12033+ SDValue Extsw = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::i64, Sub,
12034+ DAG.getValueType(MVT::i32));
12035+
12036+ SDValue Xor = DAG.getNode(ISD::XOR, dl, MVT::i64, Extsw, Sub);
12037+
12038+ SDValue Addic = DAG.getNode(ISD::ADDC, dl, DAG.getVTList(MVT::i64, MVT::Glue),
12039+ Xor, DAG.getConstant(-1, dl, MVT::i64));
12040+
12041+ SDValue Overflow =
12042+ DAG.getNode(ISD::SUBE, dl, DAG.getVTList(MVT::i64, MVT::Glue), Xor, Addic,
12043+ Addic.getValue(1));
12044+
12045+ SDValue OverflowTrunc =
12046+ DAG.getNode(ISD::TRUNCATE, dl, Op.getNode()->getValueType(1), Overflow);
12047+ SDValue SubTrunc =
12048+ (Sub->getValueType(0) != Op.getNode()->getValueType(0))
12049+ ? DAG.getNode(ISD::TRUNCATE, dl, Op.getNode()->getValueType(0), Sub)
12050+ : Sub;
12051+ return DAG.getMergeValues({SubTrunc, OverflowTrunc}, dl);
12052+ }
12053+
1201912054/// LowerOperation - Provide custom lowering hooks for some operations.
1202012055///
1202112056SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
@@ -12038,6 +12073,8 @@ SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
1203812073 case ISD::SETCC: return LowerSETCC(Op, DAG);
1203912074 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
1204012075 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
12076+ case ISD::SSUBO:
12077+ return LowerSSUBO(Op, DAG);
1204112078
1204212079 case ISD::INLINEASM:
1204312080 case ISD::INLINEASM_BR: return LowerINLINEASM(Op, DAG);
0 commit comments