Skip to content

Commit 9729835

Browse files
[llvm] Apply fixes from readability-redundant-control-flow (NFC)
1 parent edcc59c commit 9729835

File tree

8 files changed

+2
-15
lines changed

8 files changed

+2
-15
lines changed

llvm/lib/CodeGen/SelectionDAG/SelectionDAGBuilder.cpp

Lines changed: 0 additions & 2 deletions
Original file line numberDiff line numberDiff line change
@@ -11607,7 +11607,6 @@ void SelectionDAGBuilder::visitVectorDeinterleave(const CallInst &I) {
1160711607
SDValue Res = DAG.getNode(ISD::VECTOR_DEINTERLEAVE, DL,
1160811608
DAG.getVTList(OutVT, OutVT), Lo, Hi);
1160911609
setValue(&I, Res);
11610-
return;
1161111610
}
1161211611

1161311612
void SelectionDAGBuilder::visitVectorInterleave(const CallInst &I) {
@@ -11633,7 +11632,6 @@ void SelectionDAGBuilder::visitVectorInterleave(const CallInst &I) {
1163311632
Res = DAG.getNode(ISD::CONCAT_VECTORS, DL, OutVT, Res.getValue(0),
1163411633
Res.getValue(1));
1163511634
setValue(&I, Res);
11636-
return;
1163711635
}
1163811636

1163911637
void SelectionDAGBuilder::visitFreeze(const FreezeInst &I) {

llvm/lib/CodeGen/SelectionDAG/TargetLowering.cpp

Lines changed: 2 additions & 4 deletions
Original file line numberDiff line numberDiff line change
@@ -5318,10 +5318,8 @@ void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
53185318
}
53195319
}
53205320

5321-
void TargetLowering::CollectTargetIntrinsicOperands(const CallInst &I,
5322-
SmallVectorImpl<SDValue> &Ops,
5323-
SelectionDAG &DAG) const {
5324-
return;
5321+
void TargetLowering::CollectTargetIntrinsicOperands(
5322+
const CallInst &I, SmallVectorImpl<SDValue> &Ops, SelectionDAG &DAG) const {
53255323
}
53265324

53275325
std::pair<unsigned, const TargetRegisterClass *>

llvm/lib/DebugInfo/DWARF/DWARFContext.cpp

Lines changed: 0 additions & 2 deletions
Original file line numberDiff line numberDiff line change
@@ -844,8 +844,6 @@ void fixupIndexV4(const DWARFObject &DObj, DWARFContext &C,
844844
Twine::utohexstr(CUOff.getOffset())),
845845
errs());
846846
}
847-
848-
return;
849847
}
850848

851849
void fixupIndexV5(const DWARFObject &DObj, DWARFContext &C,

llvm/lib/Target/AArch64/AArch64ISelDAGToDAG.cpp

Lines changed: 0 additions & 3 deletions
Original file line numberDiff line numberDiff line change
@@ -1812,7 +1812,6 @@ void AArch64DAGToDAGISel::SelectCVTIntrinsic(SDNode *N, unsigned NumVecs,
18121812
AArch64::zsub0 + i, DL, VT, SuperReg));
18131813

18141814
CurDAG->RemoveDeadNode(N);
1815-
return;
18161815
}
18171816

18181817
void AArch64DAGToDAGISel::SelectDestructiveMultiIntrinsic(SDNode *N,
@@ -1846,7 +1845,6 @@ void AArch64DAGToDAGISel::SelectDestructiveMultiIntrinsic(SDNode *N,
18461845
AArch64::zsub0 + i, DL, VT, SuperReg));
18471846

18481847
CurDAG->RemoveDeadNode(N);
1849-
return;
18501848
}
18511849

18521850
void AArch64DAGToDAGISel::SelectPredicatedLoad(SDNode *N, unsigned NumVecs,
@@ -1908,7 +1906,6 @@ void AArch64DAGToDAGISel::SelectClamp(SDNode *N, unsigned NumVecs,
19081906
AArch64::zsub0 + i, DL, VT, SuperReg));
19091907

19101908
CurDAG->RemoveDeadNode(N);
1911-
return;
19121909
}
19131910

19141911
bool SelectSMETile(unsigned &BaseReg, unsigned TileNum) {

llvm/lib/Target/AArch64/AArch64InstrInfo.cpp

Lines changed: 0 additions & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -7700,7 +7700,6 @@ AArch64InstrInfo::getOutlinableRanges(MachineBasicBlock &MBB,
77007700
LRAvailableEverywhere &= LRU.available(AArch64::LR);
77017701
RangeBegin = MI.getIterator();
77027702
++RangeLen;
7703-
continue;
77047703
}
77057704
// Above loop misses the last (or only) range. If we are still safe, then
77067705
// let's save the range.

llvm/lib/Target/AMDGPU/SIInstrInfo.cpp

Lines changed: 0 additions & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -6581,7 +6581,6 @@ void SIInstrInfo::moveToVALUImpl(SIInstrWorklist &Worklist,
65816581
legalizeOperands(*NewInstr, MDT);
65826582
if (NewDstReg)
65836583
addUsersToMoveToVALUWorklist(NewDstReg, MRI, Worklist);
6584-
return;
65856584
}
65866585

65876586
// Add/sub require special handling to deal with carry outs.

llvm/lib/Target/WebAssembly/WebAssemblyDebugValueManager.cpp

Lines changed: 0 additions & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -334,7 +334,6 @@ void WebAssemblyDebugValueManager::sink(MachineInstr *Insert) {
334334
DV->setDebugValueUndef();
335335

336336
DbgValues.swap(NewDbgValues);
337-
return;
338337
}
339338

340339
// Clone 'Def', and also clone its eligible DBG_VALUEs to the place before

llvm/unittests/ExecutionEngine/Orc/OrcCAPITest.cpp

Lines changed: 0 additions & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -631,7 +631,6 @@ void Materialize(void *Ctx, LLVMOrcMaterializationResponsibilityRef MR) {
631631

632632
LLVMOrcMaterializationResponsibilityNotifyEmitted(MR);
633633
LLVMOrcDisposeMaterializationResponsibility(MR);
634-
return;
635634
}
636635

637636
TEST_F(OrcCAPITestBase, MaterializationResponsibility) {

0 commit comments

Comments
 (0)