|
| 1 | +// RUN: mlir-translate --mlir-to-llvmir -verify-diagnostics -split-input-file %s |
| 2 | + |
| 3 | +// CHECK-LABEL: @nvvm_tcgen05_mma_disable_output_lane_cta_1 |
| 4 | +llvm.func @nvvm_tcgen05_mma_disable_output_lane_cta_1(%d_tmem : !llvm.ptr<6>, %a_tmem: !llvm.ptr<6>, %adesc: i64, %b_desc: i64, %idesc: i32, %enable_input_d: i1, %disableOutputLanev4: vector<4 x i32>, %disableOutputLanev8: vector<8 x i32>) { |
| 5 | + // expected-error @below {{Disable Output Lane of length 8 is incompatible with CtaGroupAttr}} |
| 6 | + nvvm.tcgen05.mma %d_tmem, %a_tmem, %b_desc, %idesc, %enable_input_d mask = %disableOutputLanev8 |
| 7 | + {kind = #nvvm.tcgen05_mma_kind<f16>, ctaGroup = #nvvm.cta_group<cta_1>} : (!llvm.ptr<6>, !llvm.ptr<6>, i64, i32, i1, vector<8 x i32>) |
| 8 | + llvm.return |
| 9 | +} |
| 10 | + |
| 11 | +// ----- |
| 12 | + |
| 13 | +// CHECK-LABEL: @nvvm_tcgen05_mma_disable_output_lane_cta_2 |
| 14 | +llvm.func @nvvm_tcgen05_mma_disable_output_lane_cta_1(%d_tmem : !llvm.ptr<6>, %a_tmem: !llvm.ptr<6>, %adesc: i64, %b_desc: i64, %idesc: i32, %enable_input_d: i1, %disableOutputLanev4: vector<4 x i32>, %disableOutputLanev8: vector<8 x i32>) { |
| 15 | + // expected-error @below {{Disable Output Lane of length 8 is incompatible with CtaGroupAttr}} |
| 16 | + nvvm.tcgen05.mma %d_tmem, %a_tmem, %b_desc, %idesc, %enable_input_d mask = %disableOutputLanev8 |
| 17 | + {kind = #nvvm.tcgen05_mma_kind<f16>, ctaGroup = #nvvm.cta_group<cta_1>} : (!llvm.ptr<6>, !llvm.ptr<6>, i64, i32, i1, vector<8 x i32>) |
| 18 | + llvm.return |
| 19 | +} |
| 20 | + |
| 21 | +// ----- |
| 22 | + |
| 23 | +// CHECK-LABEL: @nvvm_tcgen05_mma_shared_ashift |
| 24 | +llvm.func @nvvm_tcgen05_mma_shared_ashift(%d_tmem : !llvm.ptr<6>, %a_desc: i64, %adesc: i64, %b_desc: i64, %idesc: i32, %enable_input_d: i1) { |
| 25 | + // expected-error @below {{Only A operand in tensor memory support ashift attribute}} |
| 26 | + nvvm.tcgen05.mma %d_tmem, %a_desc, %b_desc, %idesc, %enable_input_d |
| 27 | + {kind = #nvvm.tcgen05_mma_kind<f16>, ctaGroup = #nvvm.cta_group<cta_1>, ashift} : (!llvm.ptr<6>, i64, i64, i32, i1) |
| 28 | + llvm.return |
| 29 | +} |
| 30 | + |
| 31 | +// ----- |
| 32 | + |
| 33 | +// CHECK-LABEL: @nvvm_tcgen05_mma_ashift |
| 34 | +llvm.func @nvvm_tcgen05_mma_ashift(%d_tmem : !llvm.ptr<6>, %a_tmem: !llvm.ptr<6>, %adesc: i64, %b_desc: i64, %idesc: i32, %enable_input_d: i1) { |
| 35 | + // expected-error @below {{Cannot use collector buffer operation fill or use with ashift}} |
| 36 | + nvvm.tcgen05.mma %d_tmem, %a_tmem, %b_desc, %idesc, %enable_input_d |
| 37 | + {kind = #nvvm.tcgen05_mma_kind<f16>, ctaGroup = #nvvm.cta_group<cta_1>, collectorOp = #nvvm.tcgen05_mma_collectorop<fill>, ashift} : (!llvm.ptr<6>, !llvm.ptr<6>, i64, i32, i1) |
| 38 | + llvm.return |
| 39 | +} |
| 40 | + |
| 41 | +// ----- |
| 42 | + |
| 43 | +// CHECK-LABEL: @nvvm_tcgen05_mma_mxf4nvf4_block_scale_default |
| 44 | +llvm.func @nvvm_tcgen05_mma_mxf4nvf4_block_scale_default(%d_tmem : !llvm.ptr<6>, %a_tmem: !llvm.ptr<6>, %adesc: i64, %b_desc: i64, %idesc: i32, %enable_input_d: i1, %scalea: !llvm.ptr<6>, %scaleb: !llvm.ptr<6>) { |
| 45 | + // expected-error @below {{mxf4nvf4 requires block scale attribute}} |
| 46 | + nvvm.tcgen05.mma.block_scale %d_tmem, %a_tmem, %b_desc, %idesc, %enable_input_d, %scalea, %scaleb |
| 47 | + {kind = #nvvm.tcgen05_mma_block_scale_kind<mxf4nvf4>, ctaGroup = #nvvm.cta_group<cta_1>, collectorOp = #nvvm.tcgen05_mma_collectorop<fill>, ashift} : (!llvm.ptr<6>, !llvm.ptr<6>, i64, i32, i1, !llvm.ptr<6>, !llvm.ptr<6>) |
| 48 | + llvm.return |
| 49 | +} |
| 50 | + |
| 51 | +// ----- |
| 52 | + |
| 53 | +// CHECK-LABEL: @nvvm_tcgen05_mma_mxf4_block_scale_default |
| 54 | +llvm.func @nvvm_tcgen05_mma_mxf4_block_scale_default(%d_tmem : !llvm.ptr<6>, %a_tmem: !llvm.ptr<6>, %adesc: i64, %b_desc: i64, %idesc: i32, %enable_input_d: i1, %scalea: !llvm.ptr<6>, %scaleb: !llvm.ptr<6>) { |
| 55 | + // expected-error @below {{mxf4 kind does not support block16 attribute}} |
| 56 | + nvvm.tcgen05.mma.block_scale %d_tmem, %a_tmem, %b_desc, %idesc, %enable_input_d, %scalea, %scaleb |
| 57 | + {kind = #nvvm.tcgen05_mma_block_scale_kind<mxf4>, ctaGroup = #nvvm.cta_group<cta_1>, collectorOp = #nvvm.tcgen05_mma_collectorop<fill>, ashift, blockScale = #nvvm.tcgen05_mma_block_scale<block16>} : (!llvm.ptr<6>, !llvm.ptr<6>, i64, i32, i1, !llvm.ptr<6>, !llvm.ptr<6>) |
| 58 | + llvm.return |
| 59 | +} |
| 60 | + |
| 61 | +// ----- |
| 62 | + |
| 63 | +// CHECK-LABEL: @nvvm_tcgen05_mma_sp_disable_output_lane_cta_1 |
| 64 | +llvm.func @nvvm_tcgen05_mma_sp_disable_output_lane_cta_1(%d_tmem : !llvm.ptr<6>, %a_tmem: !llvm.ptr<6>, %adesc: i64, %b_desc: i64, %idesc: i32, %enable_input_d: i1, %disableOutputLanev4: vector<4 x i32>, %disableOutputLanev8: vector<8 x i32>, %spmetadata: !llvm.ptr<6>) { |
| 65 | + // expected-error @below {{Disable Output Lane of length 8 is incompatible with CtaGroupAttr}} |
| 66 | + nvvm.tcgen05.mma.sp %d_tmem, %a_tmem, %b_desc, %idesc, %enable_input_d, %spmetadata mask = %disableOutputLanev8 |
| 67 | + {kind = #nvvm.tcgen05_mma_kind<f16>, ctaGroup = #nvvm.cta_group<cta_1>} : (!llvm.ptr<6>, !llvm.ptr<6>, i64, i32, i1, !llvm.ptr<6>, vector<8 x i32>) |
| 68 | + llvm.return |
| 69 | +} |
| 70 | + |
| 71 | +// ----- |
| 72 | + |
| 73 | +// CHECK-LABEL: @nvvm_tcgen05_mma_sp_disable_output_lane_cta_2 |
| 74 | +llvm.func @nvvm_tcgen05_mma_sp_disable_output_lane_cta_1(%d_tmem : !llvm.ptr<6>, %a_tmem: !llvm.ptr<6>, %adesc: i64, %b_desc: i64, %idesc: i32, %enable_input_d: i1, %disableOutputLanev4: vector<4 x i32>, %disableOutputLanev8: vector<8 x i32>, %spmetadata: !llvm.ptr<6>) { |
| 75 | + // expected-error @below {{Disable Output Lane of length 8 is incompatible with CtaGroupAttr}} |
| 76 | + nvvm.tcgen05.mma.sp %d_tmem, %a_tmem, %b_desc, %idesc, %enable_input_d, %spmetadata mask = %disableOutputLanev8 |
| 77 | + {kind = #nvvm.tcgen05_mma_kind<f16>, ctaGroup = #nvvm.cta_group<cta_1>} : (!llvm.ptr<6>, !llvm.ptr<6>, i64, i32, i1, !llvm.ptr<6>, vector<8 x i32>) |
| 78 | + llvm.return |
| 79 | +} |
| 80 | + |
| 81 | +// ----- |
| 82 | + |
| 83 | +// CHECK-LABEL: @nvvm_tcgen05_sp_mma_shared_ashift |
| 84 | +llvm.func @nvvm_tcgen05_sp_mma_shared_ashift(%d_tmem : !llvm.ptr<6>, %a_desc: i64, %adesc: i64, %b_desc: i64, %idesc: i32, %enable_input_d: i1, %spmetadata: !llvm.ptr<6>) { |
| 85 | + // expected-error @below {{Only A operand in tensor memory support ashift attribute}} |
| 86 | + nvvm.tcgen05.mma.sp %d_tmem, %a_desc, %b_desc, %idesc, %enable_input_d, %spmetadata |
| 87 | + {kind = #nvvm.tcgen05_mma_kind<f16>, ctaGroup = #nvvm.cta_group<cta_1>, ashift} : (!llvm.ptr<6>, i64, i64, i32, i1, !llvm.ptr<6>) |
| 88 | + llvm.return |
| 89 | +} |
| 90 | + |
| 91 | +// ----- |
| 92 | + |
| 93 | +// CHECK-LABEL: @nvvm_tcgen05_mma_sp_ashift |
| 94 | +llvm.func @nvvm_tcgen05_mma_sp_ashift(%d_tmem : !llvm.ptr<6>, %a_tmem: !llvm.ptr<6>, %adesc: i64, %b_desc: i64, %idesc: i32, %enable_input_d: i1, %spmetadata: !llvm.ptr<6>) { |
| 95 | + // expected-error @below {{Cannot use collector buffer operation fill or use with ashift}} |
| 96 | + nvvm.tcgen05.mma.sp %d_tmem, %a_tmem, %b_desc, %idesc, %enable_input_d, %spmetadata |
| 97 | + {kind = #nvvm.tcgen05_mma_kind<f16>, ctaGroup = #nvvm.cta_group<cta_1>, collectorOp = #nvvm.tcgen05_mma_collectorop<fill>, ashift} : (!llvm.ptr<6>, !llvm.ptr<6>, i64, i32, i1, !llvm.ptr<6>) |
| 98 | + llvm.return |
| 99 | +} |
| 100 | + |
| 101 | +// ----- |
| 102 | + |
| 103 | +// CHECK-LABEL: @nvvm_tcgen05_mma_sp_mxf4nvf4_block_scale_default |
| 104 | +llvm.func @nvvm_tcgen05_mma_sp_mxf4nvf4_block_scale_default(%d_tmem : !llvm.ptr<6>, %a_tmem: !llvm.ptr<6>, %adesc: i64, %b_desc: i64, %idesc: i32, %enable_input_d: i1, %scalea: !llvm.ptr<6>, %scaleb: !llvm.ptr<6>, %spmetadata: !llvm.ptr<6>) { |
| 105 | + // expected-error @below {{mxf4nvf4 requires block scale attribute}} |
| 106 | + nvvm.tcgen05.mma.sp.block_scale %d_tmem, %a_tmem, %b_desc, %idesc, %enable_input_d, %spmetadata, %scalea, %scaleb |
| 107 | + {kind = #nvvm.tcgen05_mma_block_scale_kind<mxf4nvf4>, ctaGroup = #nvvm.cta_group<cta_1>, collectorOp = #nvvm.tcgen05_mma_collectorop<fill>, ashift} : (!llvm.ptr<6>, !llvm.ptr<6>, i64, i32, i1, !llvm.ptr<6>, !llvm.ptr<6>, !llvm.ptr<6>) |
| 108 | + llvm.return |
| 109 | +} |
| 110 | + |
| 111 | +// ----- |
| 112 | + |
| 113 | +// CHECK-LABEL: @nvvm_tcgen05_mma_sp_mxf4_block_scale_default |
| 114 | +llvm.func @nvvm_tcgen05_mma_sp_mxf4_block_scale_default(%d_tmem : !llvm.ptr<6>, %a_tmem: !llvm.ptr<6>, %adesc: i64, %b_desc: i64, %idesc: i32, %enable_input_d: i1, %scalea: !llvm.ptr<6>, %scaleb: !llvm.ptr<6>, %spmetadata: !llvm.ptr<6>) { |
| 115 | + // expected-error @below {{mxf4 kind does not support block16 attribute}} |
| 116 | + nvvm.tcgen05.mma.sp.block_scale %d_tmem, %a_tmem, %b_desc, %idesc, %enable_input_d, %spmetadata, %scalea, %scaleb |
| 117 | + {kind = #nvvm.tcgen05_mma_block_scale_kind<mxf4>, ctaGroup = #nvvm.cta_group<cta_1>, collectorOp = #nvvm.tcgen05_mma_collectorop<fill>, ashift, blockScale = #nvvm.tcgen05_mma_block_scale<block16>} : (!llvm.ptr<6>, !llvm.ptr<6>, i64, i32, i1, !llvm.ptr<6>, !llvm.ptr<6>, !llvm.ptr<6>) |
| 118 | + llvm.return |
| 119 | +} |
0 commit comments