@@ -987,17 +987,17 @@ getAddrModeImm12OpValue(const MCInst &MI, unsigned OpIdx,
987987 " Thumb mode requires different encoding" );
988988 Reg = CTX.getRegisterInfo ()->getEncodingValue (MO.getReg ());
989989 isAdd = false ; // 'U' bit is set as part of the fixup.
990- MCFixupKind Kind = MCFixupKind ( ARM::fixup_arm_ldst_abs_12) ;
990+ MCFixupKind Kind = ARM::fixup_arm_ldst_abs_12;
991991 addFixup (Fixups, 0 , MO1.getExpr (), Kind);
992992 }
993993 } else if (MO.isExpr ()) {
994994 Reg = CTX.getRegisterInfo ()->getEncodingValue (ARM::PC); // Rn is PC.
995995 isAdd = false ; // 'U' bit is set as part of the fixup.
996996 MCFixupKind Kind;
997997 if (isThumb2 (STI))
998- Kind = MCFixupKind ( ARM::fixup_t2_ldst_pcrel_12) ;
998+ Kind = ARM::fixup_t2_ldst_pcrel_12;
999999 else
1000- Kind = MCFixupKind ( ARM::fixup_arm_ldst_pcrel_12) ;
1000+ Kind = ARM::fixup_arm_ldst_pcrel_12;
10011001 addFixup (Fixups, 0 , MO.getExpr (), Kind);
10021002
10031003 ++MCNumCPRelocations;
@@ -1122,7 +1122,7 @@ getT2AddrModeImm8s4OpValue(const MCInst &MI, unsigned OpIdx,
11221122
11231123 assert (MO.isExpr () && " Unexpected machine operand type!" );
11241124 const MCExpr *Expr = MO.getExpr ();
1125- MCFixupKind Kind = MCFixupKind ( ARM::fixup_t2_pcrel_10) ;
1125+ MCFixupKind Kind = ARM::fixup_t2_pcrel_10;
11261126 addFixup (Fixups, 0 , Expr, Kind);
11271127
11281128 ++MCNumCPRelocations;
@@ -1241,22 +1241,22 @@ uint32_t ARMMCCodeEmitter::getHiLoImmOpValue(const MCInst &MI, unsigned OpIdx,
12411241 case ARM::S_HI_8_15:
12421242 if (!isThumb (STI))
12431243 llvm_unreachable (" :upper_8_15: not supported in Arm state" );
1244- Kind = MCFixupKind ( ARM::fixup_arm_thumb_upper_8_15) ;
1244+ Kind = ARM::fixup_arm_thumb_upper_8_15;
12451245 break ;
12461246 case ARM::S_HI_0_7:
12471247 if (!isThumb (STI))
12481248 llvm_unreachable (" :upper_0_7: not supported in Arm state" );
1249- Kind = MCFixupKind ( ARM::fixup_arm_thumb_upper_0_7) ;
1249+ Kind = ARM::fixup_arm_thumb_upper_0_7;
12501250 break ;
12511251 case ARM::S_LO_8_15:
12521252 if (!isThumb (STI))
12531253 llvm_unreachable (" :lower_8_15: not supported in Arm state" );
1254- Kind = MCFixupKind ( ARM::fixup_arm_thumb_lower_8_15) ;
1254+ Kind = ARM::fixup_arm_thumb_lower_8_15;
12551255 break ;
12561256 case ARM::S_LO_0_7:
12571257 if (!isThumb (STI))
12581258 llvm_unreachable (" :lower_0_7: not supported in Arm state" );
1259- Kind = MCFixupKind ( ARM::fixup_arm_thumb_lower_0_7) ;
1259+ Kind = ARM::fixup_arm_thumb_lower_0_7;
12601260 break ;
12611261 }
12621262
@@ -1381,7 +1381,7 @@ getAddrMode3OpValue(const MCInst &MI, unsigned OpIdx,
13811381
13821382 assert (MO.isExpr () && " Unexpected machine operand type!" );
13831383 const MCExpr *Expr = MO.getExpr ();
1384- MCFixupKind Kind = MCFixupKind ( ARM::fixup_arm_pcrel_10_unscaled) ;
1384+ MCFixupKind Kind = ARM::fixup_arm_pcrel_10_unscaled;
13851385 addFixup (Fixups, 0 , Expr, Kind);
13861386
13871387 ++MCNumCPRelocations;
@@ -1461,9 +1461,9 @@ getAddrMode5OpValue(const MCInst &MI, unsigned OpIdx,
14611461 const MCExpr *Expr = MO.getExpr ();
14621462 MCFixupKind Kind;
14631463 if (isThumb2 (STI))
1464- Kind = MCFixupKind ( ARM::fixup_t2_pcrel_10) ;
1464+ Kind = ARM::fixup_t2_pcrel_10;
14651465 else
1466- Kind = MCFixupKind ( ARM::fixup_arm_pcrel_10) ;
1466+ Kind = ARM::fixup_arm_pcrel_10;
14671467 addFixup (Fixups, 0 , Expr, Kind);
14681468
14691469 ++MCNumCPRelocations;
@@ -1501,9 +1501,9 @@ getAddrMode5FP16OpValue(const MCInst &MI, unsigned OpIdx,
15011501 const MCExpr *Expr = MO.getExpr ();
15021502 MCFixupKind Kind;
15031503 if (isThumb2 (STI))
1504- Kind = MCFixupKind ( ARM::fixup_t2_pcrel_9) ;
1504+ Kind = ARM::fixup_t2_pcrel_9;
15051505 else
1506- Kind = MCFixupKind ( ARM::fixup_arm_pcrel_9) ;
1506+ Kind = ARM::fixup_arm_pcrel_9;
15071507 addFixup (Fixups, 0 , Expr, Kind);
15081508
15091509 ++MCNumCPRelocations;
@@ -1529,7 +1529,7 @@ unsigned ARMMCCodeEmitter::getModImmOpValue(const MCInst &MI, unsigned Op,
15291529 if (MO.isExpr ()) {
15301530 const MCExpr *Expr = MO.getExpr ();
15311531 // Fixups resolve to plain values that need to be encoded.
1532- MCFixupKind Kind = MCFixupKind ( ARM::fixup_arm_mod_imm) ;
1532+ MCFixupKind Kind = ARM::fixup_arm_mod_imm;
15331533 addFixup (Fixups, 0 , Expr, Kind);
15341534 return 0 ;
15351535 }
@@ -1547,7 +1547,7 @@ unsigned ARMMCCodeEmitter::getT2SOImmOpValue(const MCInst &MI, unsigned Op,
15471547 if (MO.isExpr ()) {
15481548 const MCExpr *Expr = MO.getExpr ();
15491549 // Fixups resolve to plain values that need to be encoded.
1550- MCFixupKind Kind = MCFixupKind ( ARM::fixup_t2_so_imm) ;
1550+ MCFixupKind Kind = ARM::fixup_t2_so_imm;
15511551 addFixup (Fixups, 0 , Expr, Kind);
15521552 return 0 ;
15531553 }
@@ -1995,7 +1995,7 @@ ARMMCCodeEmitter::getBFAfterTargetOpValue(const MCInst &MI, unsigned OpIdx,
19951995 assert (BranchMO.isExpr ());
19961996 const MCExpr *DiffExpr = MCBinaryExpr::createSub (
19971997 MO.getExpr (), BranchMO.getExpr (), CTX);
1998- MCFixupKind Kind = MCFixupKind ( ARM::fixup_bfcsel_else_target) ;
1998+ MCFixupKind Kind = ARM::fixup_bfcsel_else_target;
19991999 addFixup (Fixups, 0 , DiffExpr, Kind);
20002000 return 0 ;
20012001 }
0 commit comments