@@ -56,9 +56,9 @@ STATISTIC(NumIdCopies, "Number of identity moves eliminated after rewriting");
5656// VirtRegMap implementation
5757// ===----------------------------------------------------------------------===//
5858
59- char VirtRegMapWrapperPass ::ID = 0 ;
59+ char VirtRegMapWrapperLegacy ::ID = 0 ;
6060
61- INITIALIZE_PASS (VirtRegMapWrapperPass , " virtregmap" , " Virtual Register Map" ,
61+ INITIALIZE_PASS (VirtRegMapWrapperLegacy , " virtregmap" , " Virtual Register Map" ,
6262 false , false )
6363
6464void VirtRegMap::init(MachineFunction &mf) {
@@ -248,7 +248,7 @@ INITIALIZE_PASS_DEPENDENCY(SlotIndexesWrapperPass)
248248INITIALIZE_PASS_DEPENDENCY(LiveIntervalsWrapperPass)
249249INITIALIZE_PASS_DEPENDENCY(LiveDebugVariables)
250250INITIALIZE_PASS_DEPENDENCY(LiveStacks)
251- INITIALIZE_PASS_DEPENDENCY(VirtRegMapWrapperPass )
251+ INITIALIZE_PASS_DEPENDENCY(VirtRegMapWrapperLegacy )
252252INITIALIZE_PASS_END(VirtRegRewriter, " virtregrewriter" ,
253253 " Virtual Register Rewriter" , false , false )
254254
@@ -261,7 +261,7 @@ void VirtRegRewriter::getAnalysisUsage(AnalysisUsage &AU) const {
261261 AU.addRequired <LiveDebugVariables>();
262262 AU.addRequired <LiveStacks>();
263263 AU.addPreserved <LiveStacks>();
264- AU.addRequired <VirtRegMapWrapperPass >();
264+ AU.addRequired <VirtRegMapWrapperLegacy >();
265265
266266 if (!ClearVirtRegs)
267267 AU.addPreserved <LiveDebugVariables>();
@@ -276,7 +276,7 @@ bool VirtRegRewriter::runOnMachineFunction(MachineFunction &fn) {
276276 MRI = &MF->getRegInfo ();
277277 Indexes = &getAnalysis<SlotIndexesWrapperPass>().getSI ();
278278 LIS = &getAnalysis<LiveIntervalsWrapperPass>().getLIS ();
279- VRM = &getAnalysis<VirtRegMapWrapperPass >().getVRM ();
279+ VRM = &getAnalysis<VirtRegMapWrapperLegacy >().getVRM ();
280280 DebugVars = &getAnalysis<LiveDebugVariables>();
281281 LLVM_DEBUG (dbgs () << " ********** REWRITE VIRTUAL REGISTERS **********\n "
282282 << " ********** Function: " << MF->getName () << ' \n ' );
0 commit comments