@@ -13,9 +13,9 @@ define amdgpu_kernel void @test(ptr addrspace(1) %src, ptr addrspace(1) %dst) {
13
13
; GFX9-NEXT: s_and_b32 s4, s4, 0xffff
14
14
; GFX9-NEXT: s_mul_i32 s14, s14, s4
15
15
; GFX9-NEXT: s_add_i32 s5, s5, s14
16
- ; GFX9-NEXT: v_add_u32_e32 v0 , s5, v0
17
- ; GFX9-NEXT: v_ashrrev_i32_e32 v1, 31, v0
18
- ; GFX9-NEXT: v_lshlrev_b64 v[4:5], 4 , v[0:1]
16
+ ; GFX9-NEXT: v_add_u32_e32 v1 , s5, v0
17
+ ; GFX9-NEXT: v_mov_b32_e32 v0, 0
18
+ ; GFX9-NEXT: v_ashrrev_i64 v[4:5], 28 , v[0:1]
19
19
; GFX9-NEXT: v_mov_b32_e32 v1, s1
20
20
; GFX9-NEXT: v_add_co_u32_e32 v0, vcc, s0, v4
21
21
; GFX9-NEXT: v_addc_co_u32_e32 v1, vcc, v1, v5, vcc
@@ -37,12 +37,12 @@ define amdgpu_kernel void @test(ptr addrspace(1) %src, ptr addrspace(1) %dst) {
37
37
; GFX10-NEXT: s_load_dword s4, s[8:9], 0x1c
38
38
; GFX10-NEXT: s_load_dword s5, s[8:9], 0x38
39
39
; GFX10-NEXT: s_load_dwordx4 s[0:3], s[8:9], 0x0
40
+ ; GFX10-NEXT: v_mov_b32_e32 v1, 0
40
41
; GFX10-NEXT: s_waitcnt lgkmcnt(0)
41
42
; GFX10-NEXT: s_and_b32 s4, s4, 0xffff
42
43
; GFX10-NEXT: s_mul_i32 s14, s14, s4
43
- ; GFX10-NEXT: v_add3_u32 v0, s5, s14, v0
44
- ; GFX10-NEXT: v_ashrrev_i32_e32 v1, 31, v0
45
- ; GFX10-NEXT: v_lshlrev_b64 v[4:5], 4, v[0:1]
44
+ ; GFX10-NEXT: v_add3_u32 v2, s5, s14, v0
45
+ ; GFX10-NEXT: v_ashrrev_i64 v[4:5], 28, v[1:2]
46
46
; GFX10-NEXT: v_add_co_u32 v0, vcc_lo, s0, v4
47
47
; GFX10-NEXT: v_add_co_ci_u32_e64 v1, null, s1, v5, vcc_lo
48
48
; GFX10-NEXT: v_add_co_u32 v4, vcc_lo, s2, v4
@@ -62,21 +62,19 @@ define amdgpu_kernel void @test(ptr addrspace(1) %src, ptr addrspace(1) %dst) {
62
62
; GFX11-NEXT: s_load_b32 s6, s[4:5], 0x1c
63
63
; GFX11-NEXT: s_load_b32 s7, s[4:5], 0x38
64
64
; GFX11-NEXT: s_load_b128 s[0:3], s[4:5], 0x0
65
- ; GFX11-NEXT: v_and_b32_e32 v0, 0x3ff, v0
65
+ ; GFX11-NEXT: v_dual_mov_b32 v0, 0 :: v_dual_and_b32 v1 , 0x3ff, v0
66
66
; GFX11-NEXT: s_waitcnt lgkmcnt(0)
67
67
; GFX11-NEXT: s_and_b32 s4, s6, 0xffff
68
68
; GFX11-NEXT: s_delay_alu instid0(SALU_CYCLE_1)
69
69
; GFX11-NEXT: s_mul_i32 s13, s13, s4
70
70
; GFX11-NEXT: s_delay_alu instid0(VALU_DEP_1) | instid1(SALU_CYCLE_1)
71
- ; GFX11-NEXT: v_add3_u32 v0, s7, s13, v0
72
- ; GFX11-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(NEXT) | instid1(VALU_DEP_1)
73
- ; GFX11-NEXT: v_ashrrev_i32_e32 v1, 31, v0
74
- ; GFX11-NEXT: v_lshlrev_b64 v[4:5], 4, v[0:1]
71
+ ; GFX11-NEXT: v_add3_u32 v1, s7, s13, v1
75
72
; GFX11-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(NEXT) | instid1(VALU_DEP_1)
73
+ ; GFX11-NEXT: v_ashrrev_i64 v[4:5], 28, v[0:1]
76
74
; GFX11-NEXT: v_add_co_u32 v0, vcc_lo, s0, v4
75
+ ; GFX11-NEXT: s_delay_alu instid0(VALU_DEP_1) | instskip(SKIP_1) | instid1(VALU_DEP_1)
77
76
; GFX11-NEXT: v_add_co_ci_u32_e64 v1, null, s1, v5, vcc_lo
78
77
; GFX11-NEXT: v_add_co_u32 v4, vcc_lo, s2, v4
79
- ; GFX11-NEXT: s_delay_alu instid0(VALU_DEP_1)
80
78
; GFX11-NEXT: v_add_co_ci_u32_e64 v5, null, s3, v5, vcc_lo
81
79
; GFX11-NEXT: global_load_b128 v[0:3], v[0:1], off
82
80
; GFX11-NEXT: s_waitcnt vmcnt(0)
0 commit comments