@@ -97,7 +97,7 @@ include "llvm/Target/Target.td"
97
97
// ASMMATCHER-NEXT: };
98
98
// ASMMATCHER-EMPTY:
99
99
// ASMMATCHER-NEXT: static_assert(MCK_LAST_REGCLASS_BY_HWMODE - MCK_LAST_REGISTER == 3);
100
- // ASMMATCHER-NEXT: const unsigned HwMode = STI.getHwMode(MCSubtargetInfo::HwMode_RegClass );
100
+ // ASMMATCHER-NEXT: const unsigned HwMode = STI.getHwMode(MCSubtargetInfo::HwMode_RegInfo );
101
101
// ASMMATCHER-NEXT: Kind = RegClassByHwModeMatchTable[HwMode][Kind - (MCK_LAST_REGISTER + 1)];
102
102
// ASMMATCHER-NEXT: }
103
103
@@ -116,7 +116,7 @@ include "llvm/Target/Target.td"
116
116
117
117
// DISASM{LITERAL}: [[maybe_unused]]
118
118
// DISASM-NEXT: static DecodeStatus DecodeMyPtrRCRegClassByHwMode(MCInst &Inst, unsigned Imm, uint64_t Addr, const MCDisassembler *Decoder) {
119
- // DISASM-NEXT: switch (Decoder->getSubtargetInfo().getHwMode(MCSubtargetInfo::HwMode_RegClass )) {
119
+ // DISASM-NEXT: switch (Decoder->getSubtargetInfo().getHwMode(MCSubtargetInfo::HwMode_RegInfo )) {
120
120
// DISASM-NEXT: case 0: // DefaultMode
121
121
// DISASM-NEXT: return DecodePtrRegs32RegisterClass(Inst, Imm, Addr, Decoder);
122
122
// DISASM-NEXT: case 3: // Ptr64
@@ -128,7 +128,7 @@ include "llvm/Target/Target.td"
128
128
129
129
// DISASM{LITERAL}: [[maybe_unused]]
130
130
// DISASM-NEXT: static DecodeStatus DecodeXRegs_EvenIfRequiredRegClassByHwMode(MCInst &Inst, unsigned Imm, uint64_t Addr, const MCDisassembler *Decoder) {
131
- // DISASM-NEXT: switch (Decoder->getSubtargetInfo().getHwMode(MCSubtargetInfo::HwMode_RegClass )) {
131
+ // DISASM-NEXT: switch (Decoder->getSubtargetInfo().getHwMode(MCSubtargetInfo::HwMode_RegInfo )) {
132
132
// DISASM-NEXT: case 0: // DefaultMode
133
133
// DISASM-NEXT: return DecodeXRegsRegisterClass(Inst, Imm, Addr, Decoder);
134
134
// DISASM-NEXT: case 1: // EvenMode
@@ -142,7 +142,7 @@ include "llvm/Target/Target.td"
142
142
// DISASM-EMPTY:
143
143
// DISASM{LITERAL}: [[maybe_unused]]
144
144
// DISASM-NEXT: static DecodeStatus DecodeYRegs_EvenIfRequiredRegClassByHwMode(MCInst &Inst, unsigned Imm, uint64_t Addr, const MCDisassembler *Decoder) {
145
- // DISASM-NEXT: switch (Decoder->getSubtargetInfo().getHwMode(MCSubtargetInfo::HwMode_RegClass )) {
145
+ // DISASM-NEXT: switch (Decoder->getSubtargetInfo().getHwMode(MCSubtargetInfo::HwMode_RegInfo )) {
146
146
// DISASM-NEXT: case 0: // DefaultMode
147
147
// DISASM-NEXT: return DecodeYRegsRegisterClass(Inst, Imm, Addr, Decoder);
148
148
// DISASM-NEXT: case 1: // EvenMode
0 commit comments