Skip to content

Commit d2f71ec

Browse files
committed
address style comments
1 parent 6acb6b9 commit d2f71ec

File tree

2 files changed

+8
-8
lines changed

2 files changed

+8
-8
lines changed

clang/test/CIR/CodeGenBuiltins/X86/avx512f-builtins.c

Lines changed: 4 additions & 4 deletions
Original file line numberDiff line numberDiff line change
@@ -451,7 +451,7 @@ __m512i test_mm512_ror_epi32(__m512i __A) {
451451
// CIR-LABEL: test_mm512_ror_epi32
452452
// CIR: cir.cast integral %{{.*}} : !s32i -> !u32i
453453
// CIR: cir.vec.splat %{{.*}} : !u32i, !cir.vector<16 x !u32i>
454-
// CIR: cir.call_llvm_intrinsic "fshr" {{%.*}}: (!cir.vector<16 x !s32i>, !cir.vector<16 x !s32i>, !cir.vector<16 x !u32i>) -> !cir.vector<16 x !s32i>
454+
// CIR: cir.call_llvm_intrinsic "fshr" %{{.*}}: (!cir.vector<16 x !s32i>, !cir.vector<16 x !s32i>, !cir.vector<16 x !u32i>) -> !cir.vector<16 x !s32i>
455455

456456
// LLVM-LABEL: test_mm512_ror_epi32
457457
// LLVM: %[[CASTED_VAR:.*]] = bitcast <8 x i64> %{{.*}} to <16 x i32>
@@ -468,14 +468,14 @@ __m512i test_mm512_ror_epi64(__m512i __A) {
468468
// CIR: cir.cast integral %{{.*}} : !s32i -> !u32i
469469
// CIR: cir.cast integral %{{.*}} : !u32i -> !u64i
470470
// CIR: cir.vec.splat %{{.*}} : !u64i, !cir.vector<8 x !u64i>
471-
// CIR: cir.call_llvm_intrinsic "fshr" {{%.*}}: (!cir.vector<8 x !s64i>, !cir.vector<8 x !s64i>, !cir.vector<8 x !u64i>) -> !cir.vector<8 x !s64i>
471+
// CIR: cir.call_llvm_intrinsic "fshr" %{{.*}}: (!cir.vector<8 x !s64i>, !cir.vector<8 x !s64i>, !cir.vector<8 x !u64i>) -> !cir.vector<8 x !s64i>
472472

473473
// LLVM-LABEL: test_mm512_ror_epi64
474-
// LLVM: %[[VAR:.*]] = load <8 x i64>, ptr {{%.*}}, align 64
474+
// LLVM: %[[VAR:.*]] = load <8 x i64>, ptr %{{.*}}, align 64
475475
// LLVM: call <8 x i64> @llvm.fshr.v8i64(<8 x i64> %[[VAR]], <8 x i64> %[[VAR]], <8 x i64> splat (i64 5))
476476

477477
// OGCG-LABEL: test_mm512_ror_epi64
478-
// OGCG: %[[VAR:.*]] = load <8 x i64>, ptr {{%.*}}, align 64
478+
// OGCG: %[[VAR:.*]] = load <8 x i64>, ptr %{{.*}}, align 64
479479
// OGCG: call <8 x i64> @llvm.fshr.v8i64(<8 x i64> %[[VAR]], <8 x i64> %[[VAR]], <8 x i64> splat (i64 5))
480480
return _mm512_ror_epi64(__A, 5);
481481
}

clang/test/CIR/CodeGenBuiltins/X86/xop-builtins.c

Lines changed: 4 additions & 4 deletions
Original file line numberDiff line numberDiff line change
@@ -31,7 +31,7 @@
3131
__m128i test_mm_roti_epi8(__m128i a) {
3232
// CIR-LABEL: test_mm_roti_epi8
3333
// CIR: cir.vec.splat %{{.*}} : !{{[us]}}8i, !cir.vector<16 x !{{[us]}}8i>
34-
// CIR: cir.call_llvm_intrinsic "fshl" {{.*}} : (!cir.vector<16 x !{{[su]}}8i>, !cir.vector<16 x !{{[su]}}8i>, !cir.vector<16 x !{{[su]}}8i>) -> !cir.vector<16 x !{{[su]}}8i>
34+
// CIR: cir.call_llvm_intrinsic "fshl" %{{.*}} : (!cir.vector<16 x !{{[su]}}8i>, !cir.vector<16 x !{{[su]}}8i>, !cir.vector<16 x !{{[su]}}8i>) -> !cir.vector<16 x !{{[su]}}8i>
3535

3636
// LLVM-LABEL: test_mm_roti_epi8
3737
// LLVM: %[[CASTED_VAR:.*]] = bitcast <2 x i64> %{{.*}} to <16 x i8>
@@ -47,7 +47,7 @@ __m128i test_mm_roti_epi16(__m128i a) {
4747
// CIR-LABEL: test_mm_roti_epi16
4848
// CIR: cir.cast integral %{{.*}} : !u8i -> !u16i
4949
// CIR: cir.vec.splat %{{.*}} : !{{[us]}}16i, !cir.vector<8 x !u16i>
50-
// CIR: cir.call_llvm_intrinsic "fshl" {{.*}} : (!cir.vector<8 x !{{[su]}}16i>, !cir.vector<8 x !{{[su]}}16i>, !cir.vector<8 x !u16i>) -> !cir.vector<8 x !{{[su]}}16i>
50+
// CIR: cir.call_llvm_intrinsic "fshl" %{{.*}} : (!cir.vector<8 x !{{[su]}}16i>, !cir.vector<8 x !{{[su]}}16i>, !cir.vector<8 x !u16i>) -> !cir.vector<8 x !{{[su]}}16i>
5151

5252
// LLVM-LABEL: test_mm_roti_epi16
5353
// LLVM: %[[CASTED_VAR:.*]] = bitcast <2 x i64> %{{.*}} to <8 x i16>
@@ -63,7 +63,7 @@ __m128i test_mm_roti_epi32(__m128i a) {
6363
// CIR-LABEL: test_mm_roti_epi32
6464
// CIR: cir.cast integral %{{.*}} : !u8i -> !u32i
6565
// CIR: cir.vec.splat %{{.*}} : !{{[us]}}32i, !cir.vector<4 x !u32i>
66-
// CIR: cir.call_llvm_intrinsic "fshl" {{.*}} : (!cir.vector<4 x !{{[su]}}32i>, !cir.vector<4 x !{{[su]}}32i>, !cir.vector<4 x !u32i>) -> !cir.vector<4 x !{{[su]}}32i>
66+
// CIR: cir.call_llvm_intrinsic "fshl" %{{.*}} : (!cir.vector<4 x !{{[su]}}32i>, !cir.vector<4 x !{{[su]}}32i>, !cir.vector<4 x !u32i>) -> !cir.vector<4 x !{{[su]}}32i>
6767

6868
// LLVM-LABEL: test_mm_roti_epi32
6969
// LLVM: %[[CASTED_VAR:.*]] = bitcast <2 x i64> %{{.*}} to <4 x i32>
@@ -79,7 +79,7 @@ __m128i test_mm_roti_epi64(__m128i a) {
7979
// CIR-LABEL: test_mm_roti_epi64
8080
// CIR: cir.cast integral %{{.*}} : !u8i -> !u64i
8181
// CIR: cir.vec.splat %{{.*}} : !u64i, !cir.vector<2 x !u64i>
82-
// CIR: cir.call_llvm_intrinsic "fshl" {{.*}} : (!cir.vector<2 x !{{[su]}}64i>, !cir.vector<2 x !{{[su]}}64i>, !cir.vector<2 x !u64i>) -> !cir.vector<2 x !s64i>
82+
// CIR: cir.call_llvm_intrinsic "fshl" %{{.*}} : (!cir.vector<2 x !{{[su]}}64i>, !cir.vector<2 x !{{[su]}}64i>, !cir.vector<2 x !u64i>) -> !cir.vector<2 x !s64i>
8383

8484
// LLVM-LABEL: test_mm_roti_epi64
8585
// LLVM: %[[VAR:.*]] = load <2 x i64>, ptr %{{.*}}, align 16

0 commit comments

Comments
 (0)