@@ -95,7 +95,7 @@ def ROCKET : RISCVTuneProcessorModel<"rocket",
9595
9696defvar SiFive7TuneFeatures = [TuneSiFive7, TuneNoDefaultUnroll,
9797 TuneShortForwardBranchOpt,
98- FeaturePostRAScheduler ];
98+ TunePostRAScheduler ];
9999def SIFIVE_7 : RISCVTuneProcessorModel<"sifive-7-series",
100100 SiFive7Model, SiFive7TuneFeatures>;
101101
@@ -251,7 +251,7 @@ defvar SiFiveP400TuneFeatures = [TuneNoDefaultUnroll,
251251 TuneConditionalCompressedMoveFusion,
252252 TuneLUIADDIFusion,
253253 TuneAUIPCADDIFusion,
254- FeaturePostRAScheduler ];
254+ TunePostRAScheduler ];
255255
256256def SIFIVE_P450 : RISCVProcessorModel<"sifive-p450", SiFiveP400Model,
257257 !listconcat(RVA22U64Features,
@@ -300,7 +300,7 @@ def SIFIVE_P670 : RISCVProcessorModel<"sifive-p670", SiFiveP600Model,
300300 TuneAUIPCADDIFusion,
301301 TuneNoSinkSplatOperands,
302302 TuneVXRMPipelineFlush,
303- FeaturePostRAScheduler ]>;
303+ TunePostRAScheduler ]>;
304304
305305def SYNTACORE_SCR1_BASE : RISCVProcessorModel<"syntacore-scr1-base",
306306 SyntacoreSCR1Model,
@@ -329,7 +329,7 @@ def SYNTACORE_SCR3_RV32 : RISCVProcessorModel<"syntacore-scr3-rv32",
329329 FeatureStdExtZifencei,
330330 FeatureStdExtM,
331331 FeatureStdExtC],
332- [TuneNoDefaultUnroll, FeaturePostRAScheduler ]>;
332+ [TuneNoDefaultUnroll, TunePostRAScheduler ]>;
333333
334334def SYNTACORE_SCR3_RV64 : RISCVProcessorModel<"syntacore-scr3-rv64",
335335 SyntacoreSCR3RV64Model,
@@ -340,7 +340,7 @@ def SYNTACORE_SCR3_RV64 : RISCVProcessorModel<"syntacore-scr3-rv64",
340340 FeatureStdExtM,
341341 FeatureStdExtA,
342342 FeatureStdExtC],
343- [TuneNoDefaultUnroll, FeaturePostRAScheduler ]>;
343+ [TuneNoDefaultUnroll, TunePostRAScheduler ]>;
344344
345345def SYNTACORE_SCR4_RV32 : RISCVProcessorModel<"syntacore-scr4-rv32",
346346 SyntacoreSCR4RV32Model,
@@ -352,7 +352,7 @@ def SYNTACORE_SCR4_RV32 : RISCVProcessorModel<"syntacore-scr4-rv32",
352352 FeatureStdExtF,
353353 FeatureStdExtD,
354354 FeatureStdExtC],
355- [TuneNoDefaultUnroll, FeaturePostRAScheduler ]>;
355+ [TuneNoDefaultUnroll, TunePostRAScheduler ]>;
356356
357357def SYNTACORE_SCR4_RV64 : RISCVProcessorModel<"syntacore-scr4-rv64",
358358 SyntacoreSCR4RV64Model,
@@ -365,7 +365,7 @@ def SYNTACORE_SCR4_RV64 : RISCVProcessorModel<"syntacore-scr4-rv64",
365365 FeatureStdExtF,
366366 FeatureStdExtD,
367367 FeatureStdExtC],
368- [TuneNoDefaultUnroll, FeaturePostRAScheduler ]>;
368+ [TuneNoDefaultUnroll, TunePostRAScheduler ]>;
369369
370370def SYNTACORE_SCR5_RV32 : RISCVProcessorModel<"syntacore-scr5-rv32",
371371 SyntacoreSCR5RV32Model,
@@ -378,7 +378,7 @@ def SYNTACORE_SCR5_RV32 : RISCVProcessorModel<"syntacore-scr5-rv32",
378378 FeatureStdExtF,
379379 FeatureStdExtD,
380380 FeatureStdExtC],
381- [TuneNoDefaultUnroll, FeaturePostRAScheduler ]>;
381+ [TuneNoDefaultUnroll, TunePostRAScheduler ]>;
382382
383383def SYNTACORE_SCR5_RV64 : RISCVProcessorModel<"syntacore-scr5-rv64",
384384 SyntacoreSCR5RV64Model,
@@ -391,7 +391,7 @@ def SYNTACORE_SCR5_RV64 : RISCVProcessorModel<"syntacore-scr5-rv64",
391391 FeatureStdExtF,
392392 FeatureStdExtD,
393393 FeatureStdExtC],
394- [TuneNoDefaultUnroll, FeaturePostRAScheduler ]>;
394+ [TuneNoDefaultUnroll, TunePostRAScheduler ]>;
395395
396396def SYNTACORE_SCR7 : RISCVProcessorModel<"syntacore-scr7",
397397 SyntacoreSCR7Model,
@@ -410,7 +410,7 @@ def SYNTACORE_SCR7 : RISCVProcessorModel<"syntacore-scr7",
410410 FeatureStdExtZbc,
411411 FeatureStdExtZbs,
412412 FeatureStdExtZkn],
413- [TuneNoDefaultUnroll, FeaturePostRAScheduler ]>;
413+ [TuneNoDefaultUnroll, TunePostRAScheduler ]>;
414414
415415def TENSTORRENT_ASCALON_D8 : RISCVProcessorModel<"tt-ascalon-d8",
416416 NoSchedModel,
@@ -432,7 +432,7 @@ def TENSTORRENT_ASCALON_D8 : RISCVProcessorModel<"tt-ascalon-d8",
432432 FeatureUnalignedVectorMem]),
433433 [TuneNoDefaultUnroll,
434434 TuneOptimizedZeroStrideLoad,
435- FeaturePostRAScheduler ]>;
435+ TunePostRAScheduler ]>;
436436
437437def VENTANA_VEYRON_V1 : RISCVProcessorModel<"veyron-v1",
438438 NoSchedModel,
0 commit comments