1
1
; NOTE: Assertions have been autogenerated by utils/update_test_checks.py UTC_ARGS: --check-globals none --version 5
2
- ; RUN: opt -S -passes=loop-vectorize,instcombine -force-vector-width=4 -force-vector-interleave=1 -enable-interleaved-mem-accesses=true < %s | FileCheck %s
2
+ ; RUN: opt -S -passes=loop-vectorize -force-vector-width=4 -force-vector-interleave=1 -enable-interleaved-mem-accesses=true %s | FileCheck %s
3
3
4
4
target datalayout = "e-m:e-i64:64-f80:128-n8:16:32:64-S128"
5
5
@@ -29,33 +29,36 @@ define void @wrap_around_scev_check(ptr noalias %a, ptr noalias %b, i8 %x, i8 %y
29
29
; CHECK-NEXT: br i1 [[CMP9]], label %[[EXIT:.*]], label %[[LOOP_PREHEADER:.*]]
30
30
; CHECK: [[LOOP_PREHEADER]]:
31
31
; CHECK-NEXT: [[WIDE_TRIP_COUNT:%.*]] = zext i8 [[Y]] to i64
32
- ; CHECK-NEXT: [[MIN_ITERS_CHECK:%.*]] = icmp ult i8 [[Y ]], 5
32
+ ; CHECK-NEXT: [[MIN_ITERS_CHECK:%.*]] = icmp ule i64 [[WIDE_TRIP_COUNT ]], 4
33
33
; CHECK-NEXT: br i1 [[MIN_ITERS_CHECK]], label %[[SCALAR_PH:.*]], label %[[VECTOR_SCEVCHECK:.*]]
34
34
; CHECK: [[VECTOR_SCEVCHECK]]:
35
35
; CHECK-NEXT: [[TMP0:%.*]] = add nsw i64 [[WIDE_TRIP_COUNT]], -1
36
36
; CHECK-NEXT: [[TMP1:%.*]] = trunc i64 [[TMP0]] to i8
37
- ; CHECK-NEXT: [[MUL_RESULT:%.*]] = shl i8 [[TMP1]], 1
38
- ; CHECK-NEXT: [[TMP2:%.*]] = xor i8 [[X]], -1
39
- ; CHECK-NEXT: [[TMP3:%.*]] = icmp ugt i8 [[MUL_RESULT]], [[TMP2]]
40
- ; CHECK-NEXT: [[TMP4:%.*]] = icmp ugt i64 [[TMP0]], 127
37
+ ; CHECK-NEXT: [[MUL1:%.*]] = call { i8, i1 } @llvm.umul.with.overflow.i8(i8 2, i8 [[TMP1]])
38
+ ; CHECK-NEXT: [[MUL_RESULT:%.*]] = extractvalue { i8, i1 } [[MUL1]], 0
39
+ ; CHECK-NEXT: [[TMP4:%.*]] = extractvalue { i8, i1 } [[MUL1]], 1
40
+ ; CHECK-NEXT: [[TMP2:%.*]] = add i8 [[X]], [[MUL_RESULT]]
41
+ ; CHECK-NEXT: [[TMP3:%.*]] = icmp ult i8 [[TMP2]], [[X]]
41
42
; CHECK-NEXT: [[TMP5:%.*]] = or i1 [[TMP3]], [[TMP4]]
42
- ; CHECK-NEXT: br i1 [[TMP5]], label %[[SCALAR_PH]], label %[[VECTOR_PH:.*]]
43
+ ; CHECK-NEXT: [[TMP17:%.*]] = icmp ugt i64 [[TMP0]], 255
44
+ ; CHECK-NEXT: [[TMP18:%.*]] = or i1 [[TMP5]], [[TMP17]]
45
+ ; CHECK-NEXT: br i1 [[TMP18]], label %[[SCALAR_PH]], label %[[VECTOR_PH:.*]]
43
46
; CHECK: [[VECTOR_PH]]:
44
- ; CHECK-NEXT: [[N_MOD_VF:%.*]] = and i64 [[WIDE_TRIP_COUNT]], 3
47
+ ; CHECK-NEXT: [[N_MOD_VF:%.*]] = urem i64 [[WIDE_TRIP_COUNT]], 4
45
48
; CHECK-NEXT: [[TMP6:%.*]] = icmp eq i64 [[N_MOD_VF]], 0
46
49
; CHECK-NEXT: [[TMP7:%.*]] = select i1 [[TMP6]], i64 4, i64 [[N_MOD_VF]]
47
- ; CHECK-NEXT: [[N_VEC:%.*]] = sub nsw i64 [[WIDE_TRIP_COUNT]], [[TMP7]]
50
+ ; CHECK-NEXT: [[N_VEC:%.*]] = sub i64 [[WIDE_TRIP_COUNT]], [[TMP7]]
48
51
; CHECK-NEXT: [[DOTCAST:%.*]] = trunc i64 [[N_VEC]] to i8
49
- ; CHECK-NEXT: [[TMP8:%.*]] = shl i8 [[DOTCAST]], 1
52
+ ; CHECK-NEXT: [[TMP8:%.*]] = mul i8 [[DOTCAST]], 2
50
53
; CHECK-NEXT: [[TMP9:%.*]] = add i8 [[X]], [[TMP8]]
51
54
; CHECK-NEXT: br label %[[VECTOR_BODY:.*]]
52
55
; CHECK: [[VECTOR_BODY]]:
53
56
; CHECK-NEXT: [[INDEX:%.*]] = phi i64 [ 0, %[[VECTOR_PH]] ], [ [[INDEX_NEXT:%.*]], %[[VECTOR_BODY]] ]
54
57
; CHECK-NEXT: [[DOTCAST2:%.*]] = trunc i64 [[INDEX]] to i8
55
- ; CHECK-NEXT: [[TMP10:%.*]] = shl i8 [[DOTCAST2]], 1
58
+ ; CHECK-NEXT: [[TMP10:%.*]] = mul i8 [[DOTCAST2]], 2
56
59
; CHECK-NEXT: [[OFFSET_IDX:%.*]] = add i8 [[X]], [[TMP10]]
57
60
; CHECK-NEXT: [[TMP11:%.*]] = zext i8 [[OFFSET_IDX]] to i64
58
- ; CHECK-NEXT: [[TMP12:%.*]] = getelementptr inbounds nuw i32, ptr [[A]], i64 [[TMP11]]
61
+ ; CHECK-NEXT: [[TMP12:%.*]] = getelementptr inbounds i32, ptr [[A]], i64 [[TMP11]]
59
62
; CHECK-NEXT: [[WIDE_VEC:%.*]] = load <8 x i32>, ptr [[TMP12]], align 4
60
63
; CHECK-NEXT: [[STRIDED_VEC:%.*]] = shufflevector <8 x i32> [[WIDE_VEC]], <8 x i32> poison, <4 x i32> <i32 0, i32 2, i32 4, i32 6>
61
64
; CHECK-NEXT: [[TMP13:%.*]] = shl <4 x i32> [[STRIDED_VEC]], splat (i32 1)
@@ -74,7 +77,7 @@ define void @wrap_around_scev_check(ptr noalias %a, ptr noalias %b, i8 %x, i8 %y
74
77
; CHECK-NEXT: [[IV:%.*]] = phi i64 [ [[BC_RESUME_VAL]], %[[SCALAR_PH]] ], [ [[IV_NEXT:%.*]], %[[LOOP]] ]
75
78
; CHECK-NEXT: [[INDEX_011:%.*]] = phi i8 [ [[BC_RESUME_VAL3]], %[[SCALAR_PH]] ], [ [[ADD:%.*]], %[[LOOP]] ]
76
79
; CHECK-NEXT: [[IDXPROM:%.*]] = zext i8 [[INDEX_011]] to i64
77
- ; CHECK-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds nuw i32, ptr [[A]], i64 [[IDXPROM]]
80
+ ; CHECK-NEXT: [[ARRAYIDX:%.*]] = getelementptr inbounds i32, ptr [[A]], i64 [[IDXPROM]]
78
81
; CHECK-NEXT: [[TMP16:%.*]] = load i32, ptr [[ARRAYIDX]], align 4
79
82
; CHECK-NEXT: [[MUL:%.*]] = shl i32 [[TMP16]], 1
80
83
; CHECK-NEXT: [[ARRAYIDX2:%.*]] = getelementptr inbounds i32, ptr [[B]], i64 [[IV]]
@@ -120,14 +123,14 @@ exit:
120
123
define void @wrap_predicate_for_interleave_group_wraps_for_known_trip_count (ptr noalias %x , ptr noalias %out ) {
121
124
; CHECK-LABEL: define void @wrap_predicate_for_interleave_group_wraps_for_known_trip_count(
122
125
; CHECK-SAME: ptr noalias [[X:%.*]], ptr noalias [[OUT:%.*]]) {
123
- ; CHECK-NEXT: [[START:.*:]]
126
+ ; CHECK-NEXT: [[START:.*]]:
124
127
; CHECK-NEXT: br i1 false, label %[[SCALAR_PH:.*]], label %[[VECTOR_PH:.*]]
125
128
; CHECK: [[VECTOR_PH]]:
126
129
; CHECK-NEXT: br label %[[VECTOR_BODY:.*]]
127
130
; CHECK: [[VECTOR_BODY]]:
128
131
; CHECK-NEXT: [[INDEX:%.*]] = phi i64 [ 0, %[[VECTOR_PH]] ], [ [[INDEX_NEXT:%.*]], %[[VECTOR_BODY]] ]
129
132
; CHECK-NEXT: [[TMP0:%.*]] = mul nuw nsw i64 [[INDEX]], 5
130
- ; CHECK-NEXT: [[TMP1:%.*]] = and i64 [[TMP0]], 12
133
+ ; CHECK-NEXT: [[TMP1:%.*]] = and i64 [[TMP0]], 15
131
134
; CHECK-NEXT: [[TMP2:%.*]] = getelementptr inbounds nuw i32, ptr [[X]], i64 [[TMP1]]
132
135
; CHECK-NEXT: [[WIDE_VEC:%.*]] = load <20 x i32>, ptr [[TMP2]], align 4
133
136
; CHECK-NEXT: [[STRIDED_VEC:%.*]] = shufflevector <20 x i32> [[WIDE_VEC]], <20 x i32> poison, <4 x i32> <i32 0, i32 5, i32 10, i32 15>
@@ -139,9 +142,10 @@ define void @wrap_predicate_for_interleave_group_wraps_for_known_trip_count(ptr
139
142
; CHECK: [[MIDDLE_BLOCK]]:
140
143
; CHECK-NEXT: br label %[[SCALAR_PH]]
141
144
; CHECK: [[SCALAR_PH]]:
145
+ ; CHECK-NEXT: [[BC_RESUME_VAL:%.*]] = phi i64 [ 12, %[[MIDDLE_BLOCK]] ], [ 0, %[[START]] ]
142
146
; CHECK-NEXT: br label %[[LOOP:.*]]
143
147
; CHECK: [[LOOP]]:
144
- ; CHECK-NEXT: [[IV:%.*]] = phi i64 [ 12 , %[[SCALAR_PH]] ], [ [[IV_NEXT:%.*]], %[[LOOP]] ]
148
+ ; CHECK-NEXT: [[IV:%.*]] = phi i64 [ [[BC_RESUME_VAL]] , %[[SCALAR_PH]] ], [ [[IV_NEXT:%.*]], %[[LOOP]] ]
145
149
; CHECK-NEXT: [[IV_NEXT]] = add nuw nsw i64 [[IV]], 1
146
150
; CHECK-NEXT: [[IV_MUL5:%.*]] = mul nuw nsw i64 [[IV]], 5
147
151
; CHECK-NEXT: [[IV_MUL5_MASKED:%.*]] = and i64 [[IV_MUL5]], 15
@@ -179,22 +183,22 @@ define void @wrap_predicate_for_interleave_group_unknown_trip_count(ptr noalias
179
183
; CHECK-LABEL: define void @wrap_predicate_for_interleave_group_unknown_trip_count(
180
184
; CHECK-SAME: ptr noalias [[X:%.*]], ptr noalias [[OUT:%.*]], i64 [[N:%.*]]) {
181
185
; CHECK-NEXT: [[START:.*]]:
182
- ; CHECK-NEXT: [[MIN_ITERS_CHECK:%.*]] = icmp ult i64 [[N]], 5
186
+ ; CHECK-NEXT: [[MIN_ITERS_CHECK:%.*]] = icmp ule i64 [[N]], 4
183
187
; CHECK-NEXT: br i1 [[MIN_ITERS_CHECK]], label %[[SCALAR_PH:.*]], label %[[VECTOR_SCEVCHECK:.*]]
184
188
; CHECK: [[VECTOR_SCEVCHECK]]:
185
- ; CHECK-NEXT: [[TMP0:%.*]] = add i64 [[N]], -17
186
- ; CHECK-NEXT: [[TMP1:%.*]] = icmp ult i64 [[TMP0]], -16
189
+ ; CHECK-NEXT: [[TMP0:%.*]] = add i64 [[N]], -1
190
+ ; CHECK-NEXT: [[TMP1:%.*]] = icmp ugt i64 [[TMP0]], 15
187
191
; CHECK-NEXT: br i1 [[TMP1]], label %[[SCALAR_PH]], label %[[VECTOR_PH:.*]]
188
192
; CHECK: [[VECTOR_PH]]:
189
- ; CHECK-NEXT: [[N_MOD_VF:%.*]] = and i64 [[N]], 3
193
+ ; CHECK-NEXT: [[N_MOD_VF:%.*]] = urem i64 [[N]], 4
190
194
; CHECK-NEXT: [[TMP2:%.*]] = icmp eq i64 [[N_MOD_VF]], 0
191
195
; CHECK-NEXT: [[TMP7:%.*]] = select i1 [[TMP2]], i64 4, i64 [[N_MOD_VF]]
192
- ; CHECK-NEXT: [[N_VEC:%.*]] = sub nsw i64 [[N]], [[TMP7]]
196
+ ; CHECK-NEXT: [[N_VEC:%.*]] = sub i64 [[N]], [[TMP7]]
193
197
; CHECK-NEXT: br label %[[VECTOR_BODY:.*]]
194
198
; CHECK: [[VECTOR_BODY]]:
195
199
; CHECK-NEXT: [[INDEX:%.*]] = phi i64 [ 0, %[[VECTOR_PH]] ], [ [[INDEX_NEXT:%.*]], %[[VECTOR_BODY]] ]
196
200
; CHECK-NEXT: [[TMP8:%.*]] = mul nuw nsw i64 [[INDEX]], 3
197
- ; CHECK-NEXT: [[TMP3:%.*]] = and i64 [[TMP8]], 12
201
+ ; CHECK-NEXT: [[TMP3:%.*]] = and i64 [[TMP8]], 15
198
202
; CHECK-NEXT: [[TMP4:%.*]] = getelementptr inbounds nuw i32, ptr [[X]], i64 [[TMP3]]
199
203
; CHECK-NEXT: [[WIDE_VEC:%.*]] = load <12 x i32>, ptr [[TMP4]], align 4
200
204
; CHECK-NEXT: [[STRIDED_VEC:%.*]] = shufflevector <12 x i32> [[WIDE_VEC]], <12 x i32> poison, <4 x i32> <i32 0, i32 3, i32 6, i32 9>
0 commit comments