Skip to content

Commit efeb4ae

Browse files
committed
[SelectionDAGBuilder] Look for appropriate INLINEASM_BR instruction to verify
1 parent 9b7b382 commit efeb4ae

File tree

2 files changed

+59
-4
lines changed

2 files changed

+59
-4
lines changed

llvm/lib/CodeGen/SelectionDAG/SelectionDAGBuilder.cpp

Lines changed: 9 additions & 4 deletions
Original file line numberDiff line numberDiff line change
@@ -12737,17 +12737,22 @@ static Register FollowCopyChain(MachineRegisterInfo &MRI, Register Reg) {
1273712737
assert(MI->getOpcode() == TargetOpcode::COPY &&
1273812738
"start of copy chain MUST be COPY");
1273912739
Reg = MI->getOperand(1).getReg();
12740+
12741+
// If the copied register in the first copy must be virtual.
12742+
assert(Reg.isVirtual() && "expected COPY of virtual register");
1274012743
MI = MRI.def_begin(Reg)->getParent();
12744+
1274112745
// There may be an optional second copy.
1274212746
if (MI->getOpcode() == TargetOpcode::COPY) {
1274312747
assert(Reg.isVirtual() && "expected COPY of virtual register");
1274412748
Reg = MI->getOperand(1).getReg();
1274512749
assert(Reg.isPhysical() && "expected COPY of physical register");
12746-
MI = MRI.def_begin(Reg)->getParent();
12750+
} else {
12751+
// The start of the chain must be an INLINEASM_BR.
12752+
assert(MI->getOpcode() == TargetOpcode::INLINEASM_BR &&
12753+
"end of copy chain MUST be INLINEASM_BR");
1274712754
}
12748-
// The start of the chain must be an INLINEASM_BR.
12749-
assert(MI->getOpcode() == TargetOpcode::INLINEASM_BR &&
12750-
"end of copy chain MUST be INLINEASM_BR");
12755+
1275112756
return Reg;
1275212757
}
1275312758

Lines changed: 50 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -0,0 +1,50 @@
1+
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py UTC_ARGS: --version 5
2+
3+
; RUN: llc -O0 -mtriple=i686-- < %s | FileCheck %s
4+
5+
; Test that causes multiple defs of %eax.
6+
; FIXME: The testcase hangs with -O1/2/3 enabled.
7+
define i32 @loop1() {
8+
; CHECK-LABEL: loop1:
9+
; CHECK: # %bb.0: # %entry
10+
; CHECK-NEXT: pushl %esi
11+
; CHECK-NEXT: .cfi_def_cfa_offset 8
12+
; CHECK-NEXT: .cfi_offset %esi, -8
13+
; CHECK-NEXT: jmp .LBB0_1
14+
; CHECK-NEXT: .LBB0_1: # %tailrecurse
15+
; CHECK-NEXT: # =>This Inner Loop Header: Depth=1
16+
; CHECK-NEXT: xorl %eax, %eax
17+
; CHECK-NEXT: movl $1, %edx
18+
; CHECK-NEXT: #APP
19+
; CHECK-NEXT: #NO_APP
20+
; CHECK-NEXT: movl %eax, %ecx
21+
; CHECK-NEXT: movl %edx, %esi
22+
; CHECK-NEXT: jmp .LBB0_3
23+
; CHECK-NEXT: .LBB0_2: # Inline asm indirect target
24+
; CHECK-NEXT: # %tailrecurse.tailrecurse.backedge_crit_edge
25+
; CHECK-NEXT: # in Loop: Header=BB0_1 Depth=1
26+
; CHECK-NEXT: # Label of block must be emitted
27+
; CHECK-NEXT: .LBB0_3: # %tailrecurse.backedge
28+
; CHECK-NEXT: # in Loop: Header=BB0_1 Depth=1
29+
; CHECK-NEXT: jmp .LBB0_1
30+
; CHECK-NEXT: .LBB0_4: # Inline asm indirect target
31+
; CHECK-NEXT: # %lab2.split
32+
; CHECK-NEXT: # Label of block must be emitted
33+
; CHECK-NEXT: movl %edx, %eax
34+
; CHECK-NEXT: popl %esi
35+
; CHECK-NEXT: .cfi_def_cfa_offset 4
36+
; CHECK-NEXT: retl
37+
entry:
38+
br label %tailrecurse
39+
40+
tailrecurse:
41+
%0 = callbr { i32, i32 } asm "", "={ax},={dx},0,1,!i,!i"(i32 0, i32 1) #1
42+
to label %tailrecurse.backedge [label %tailrecurse.backedge, label %lab2.split]
43+
44+
tailrecurse.backedge:
45+
br label %tailrecurse
46+
47+
lab2.split:
48+
%asmresult5 = extractvalue { i32, i32 } %0, 1
49+
ret i32 %asmresult5
50+
}

0 commit comments

Comments
 (0)