diff --git a/llvm/lib/Target/AMDGPU/GCNSchedStrategy.cpp b/llvm/lib/Target/AMDGPU/GCNSchedStrategy.cpp index 5dcf523430fd2..80a8d7cc9e3b4 100644 --- a/llvm/lib/Target/AMDGPU/GCNSchedStrategy.cpp +++ b/llvm/lib/Target/AMDGPU/GCNSchedStrategy.cpp @@ -873,6 +873,8 @@ void GCNScheduleDAGMILive::computeBlockPressure(unsigned RegionIdx, Pressure[CurRegion] = RPTracker.moveMaxPressure(); if (CurRegion-- == RegionIdx) break; + auto &Rgn = Regions[CurRegion]; + NonDbgMI = &*skipDebugInstructionsForward(Rgn.first, Rgn.second); } RPTracker.advanceToNext(); RPTracker.advanceBeforeNext(); diff --git a/llvm/test/CodeGen/AMDGPU/dbg-value-starts-sched-region.mir b/llvm/test/CodeGen/AMDGPU/dbg-value-starts-sched-region.mir new file mode 100644 index 0000000000000..0785fe31d63b4 --- /dev/null +++ b/llvm/test/CodeGen/AMDGPU/dbg-value-starts-sched-region.mir @@ -0,0 +1,27 @@ +# NOTE: Assertions have been autogenerated by utils/update_mir_test_checks.py UTC_ARGS: --version 5 +# RUN: llc -mtriple=amdgcn-amd-amdhsa -mcpu=gfx942 -verify-misched -run-pass=machine-scheduler -o - %s | FileCheck %s + +# Verify we maintain live-ins even if the first instruction in sched region is +# DBG_. + +--- +name: sched +tracksRegLiveness: true +body: | + bb.0: + ; CHECK-LABEL: name: sched + ; CHECK: [[DEF:%[0-9]+]]:sgpr_32 = IMPLICIT_DEF + ; CHECK-NEXT: S_NOP 0 + ; CHECK-NEXT: SCHED_BARRIER 0 + ; CHECK-NEXT: DBG_VALUE + ; CHECK-NEXT: dead [[COPY:%[0-9]+]]:sgpr_32 = COPY [[DEF]] + ; CHECK-NEXT: S_NOP 0 + ; CHECK-NEXT: S_ENDPGM 0 + %0:sgpr_32 = IMPLICIT_DEF + S_NOP 0 + SCHED_BARRIER 0 + DBG_VALUE + dead %1:sgpr_32 = COPY %0 + S_NOP 0 + S_ENDPGM 0 +...