-
Notifications
You must be signed in to change notification settings - Fork 15.3k
[TableGen] Change a reachable assert to a fatal error #169439
New issue
Have a question about this project? Sign up for a free GitHub account to open an issue and contact its maintainers and the community.
By clicking “Sign up for GitHub”, you agree to our terms of service and privacy statement. We’ll occasionally send you account related emails.
Already on GitHub? Sign in to your account
Merged
arichardson
merged 2 commits into
main
from
users/arichardson/spr/tablegen-change-a-reachable-assert-to-a-fatal-error
Nov 25, 2025
Merged
Changes from 1 commit
Commits
Show all changes
2 commits
Select commit
Hold shift + click to select a range
File filter
Filter by extension
Conversations
Failed to load comments.
Loading
Jump to
Jump to file
Failed to load files.
Loading
Diff view
Diff view
There are no files selected for viewing
This file contains hidden or bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
| Original file line number | Diff line number | Diff line change |
|---|---|---|
| @@ -0,0 +1,30 @@ | ||
| // RUN: not llvm-tblgen -gen-asm-matcher -I %p/../../include %s -o - 2>&1 | FileCheck %s | ||
|
|
||
| include "llvm/Target/Target.td" | ||
|
|
||
| def Is32Bit : Predicate<"!Subtarget->is64Bit()">; | ||
| def Is64Bit : Predicate<"Subtarget->is64Bit()">; | ||
| defvar Ptr32 = DefaultMode; | ||
| def Ptr64 : HwMode<[Is64Bit]>; | ||
|
|
||
| class MyReg<string n> : Register<n> { | ||
| let Namespace = "MyTarget"; | ||
| } | ||
|
|
||
| def X0 : MyReg<"x0">; | ||
| def X1 : MyReg<"x1">; | ||
| def X2 : MyReg<"x2">; | ||
| def X3 : MyReg<"x3">; | ||
|
|
||
| def XLenVT : ValueTypeByHwMode<[Ptr32, Ptr64], [i32, i64]>; | ||
| def XLenRI : RegInfoByHwMode<[Ptr32, Ptr64], | ||
| [RegInfo<32,32,32>, RegInfo<64,64,64>]>; | ||
|
|
||
| def XRegs : RegisterClass<"MyTarget", [XLenVT], 32, (add X0, X1, X2, X3)> { | ||
| // Note: Would need this to determine size, otherwise we get an error. | ||
| // let RegInfos = XLenRI; | ||
| } | ||
| // CHECK: [[#@LINE-4]]:5: error: Impossible to determine register size | ||
|
|
||
| def MyTargetISA : InstrInfo; | ||
| def MyTarget : Target { let InstructionSet = MyTargetISA; } |
This file contains hidden or bidirectional Unicode text that may be interpreted or compiled differently than what appears below. To review, open the file in an editor that reveals hidden Unicode characters.
Learn more about bidirectional Unicode characters
Add this suggestion to a batch that can be applied as a single commit.
This suggestion is invalid because no changes were made to the code.
Suggestions cannot be applied while the pull request is closed.
Suggestions cannot be applied while viewing a subset of changes.
Only one suggestion per line can be applied in a batch.
Add this suggestion to a batch that can be applied as a single commit.
Applying suggestions on deleted lines is not supported.
You must change the existing code in this line in order to create a valid suggestion.
Outdated suggestions cannot be applied.
This suggestion has been applied or marked resolved.
Suggestions cannot be applied from pending reviews.
Suggestions cannot be applied on multi-line comments.
Suggestions cannot be applied while the pull request is queued to merge.
Suggestion cannot be applied right now. Please check back later.
Uh oh!
There was an error while loading. Please reload this page.