|
| 1 | +/* |
| 2 | + * Copyright (c) 2024 Nordic Semiconductor ASA |
| 3 | + * SPDX-License-Identifier: Apache-2.0 |
| 4 | + */ |
| 5 | + |
| 6 | +#define DT_DRV_COMPAT nordic_nrf_hsfll_global |
| 7 | + |
| 8 | +#include "clock_control_nrf2_common.h" |
| 9 | +#include <zephyr/devicetree.h> |
| 10 | +#include <zephyr/drivers/clock_control/nrf_clock_control.h> |
| 11 | +#include <nrfs_gdfs.h> |
| 12 | + |
| 13 | +#include <zephyr/logging/log.h> |
| 14 | +LOG_MODULE_DECLARE(clock_control_nrf2, CONFIG_CLOCK_CONTROL_LOG_LEVEL); |
| 15 | + |
| 16 | +#define GLOBAL_HSFLL_CLOCK_FREQUENCIES \ |
| 17 | + DT_INST_PROP(0, supported_clock_frequencies) |
| 18 | + |
| 19 | +#define GLOBAL_HSFLL_CLOCK_FREQUENCIES_IDX(idx) \ |
| 20 | + DT_INST_PROP_BY_IDX(0, supported_clock_frequencies, idx) |
| 21 | + |
| 22 | +#define GLOBAL_HSFLL_CLOCK_FREQUENCIES_SIZE \ |
| 23 | + DT_INST_PROP_LEN(0, supported_clock_frequencies) |
| 24 | + |
| 25 | +#define GLOBAL_HSFLL_FREQ_REQ_TIMEOUT \ |
| 26 | + K_MSEC(CONFIG_CLOCK_CONTROL_NRF2_GLOBAL_HSFLL_TIMEOUT_MS) |
| 27 | + |
| 28 | +BUILD_ASSERT(GLOBAL_HSFLL_CLOCK_FREQUENCIES_SIZE == 4); |
| 29 | +BUILD_ASSERT(GLOBAL_HSFLL_CLOCK_FREQUENCIES_IDX(0) == 64000000); |
| 30 | +BUILD_ASSERT(GLOBAL_HSFLL_CLOCK_FREQUENCIES_IDX(1) == 128000000); |
| 31 | +BUILD_ASSERT(GLOBAL_HSFLL_CLOCK_FREQUENCIES_IDX(2) == 256000000); |
| 32 | +BUILD_ASSERT(GLOBAL_HSFLL_CLOCK_FREQUENCIES_IDX(3) == 320000000); |
| 33 | +BUILD_ASSERT(GDFS_FREQ_COUNT == 4); |
| 34 | +BUILD_ASSERT(GDFS_FREQ_HIGH == 0); |
| 35 | +BUILD_ASSERT(GDFS_FREQ_MEDHIGH == 1); |
| 36 | +BUILD_ASSERT(GDFS_FREQ_MEDLOW == 2); |
| 37 | +BUILD_ASSERT(GDFS_FREQ_LOW == 3); |
| 38 | + |
| 39 | +struct global_hsfll_dev_config { |
| 40 | + uint32_t clock_frequencies[GLOBAL_HSFLL_CLOCK_FREQUENCIES_SIZE]; |
| 41 | +}; |
| 42 | + |
| 43 | +struct global_hsfll_dev_data { |
| 44 | + STRUCT_CLOCK_CONFIG(global_hsfll, GLOBAL_HSFLL_CLOCK_FREQUENCIES_SIZE) clk_cfg; |
| 45 | + const struct device *dev; |
| 46 | + struct k_work evt_work; |
| 47 | + nrfs_gdfs_evt_type_t evt; |
| 48 | + struct k_work_delayable timeout_dwork; |
| 49 | +}; |
| 50 | + |
| 51 | +static uint32_t global_hsfll_get_max_clock_frequency(const struct device *dev) |
| 52 | +{ |
| 53 | + const struct global_hsfll_dev_config *dev_config = dev->config; |
| 54 | + |
| 55 | + return dev_config->clock_frequencies[ARRAY_SIZE(dev_config->clock_frequencies) - 1]; |
| 56 | +} |
| 57 | + |
| 58 | +static struct onoff_manager *global_hsfll_find_mgr(const struct device *dev, |
| 59 | + const struct nrf_clock_spec *spec) |
| 60 | +{ |
| 61 | + struct global_hsfll_dev_data *dev_data = dev->data; |
| 62 | + const struct global_hsfll_dev_config *dev_config = dev->config; |
| 63 | + uint32_t frequency; |
| 64 | + |
| 65 | + if (!spec) { |
| 66 | + return &dev_data->clk_cfg.onoff[0].mgr; |
| 67 | + } |
| 68 | + |
| 69 | + if (spec->accuracy || spec->precision) { |
| 70 | + LOG_ERR("invalid specification of accuracy or precision"); |
| 71 | + return NULL; |
| 72 | + } |
| 73 | + |
| 74 | + frequency = spec->frequency == NRF_CLOCK_CONTROL_FREQUENCY_MAX |
| 75 | + ? global_hsfll_get_max_clock_frequency(dev) |
| 76 | + : spec->frequency; |
| 77 | + |
| 78 | + for (uint8_t i = 0; i < ARRAY_SIZE(dev_config->clock_frequencies); i++) { |
| 79 | + if (dev_config->clock_frequencies[i] < frequency) { |
| 80 | + continue; |
| 81 | + } |
| 82 | + |
| 83 | + return &dev_data->clk_cfg.onoff[i].mgr; |
| 84 | + } |
| 85 | + |
| 86 | + LOG_ERR("invalid frequency"); |
| 87 | + return NULL; |
| 88 | +} |
| 89 | + |
| 90 | +static int api_request_global_hsfll(const struct device *dev, |
| 91 | + const struct nrf_clock_spec *spec, |
| 92 | + struct onoff_client *cli) |
| 93 | +{ |
| 94 | + struct onoff_manager *mgr = global_hsfll_find_mgr(dev, spec); |
| 95 | + |
| 96 | + if (mgr) { |
| 97 | + return onoff_request(mgr, cli); |
| 98 | + } |
| 99 | + |
| 100 | + return -EINVAL; |
| 101 | +} |
| 102 | + |
| 103 | +static int api_release_global_hsfll(const struct device *dev, |
| 104 | + const struct nrf_clock_spec *spec) |
| 105 | +{ |
| 106 | + struct onoff_manager *mgr = global_hsfll_find_mgr(dev, spec); |
| 107 | + |
| 108 | + if (mgr) { |
| 109 | + return onoff_release(mgr); |
| 110 | + } |
| 111 | + |
| 112 | + return -EINVAL; |
| 113 | +} |
| 114 | + |
| 115 | +static int api_cancel_or_release_global_hsfll(const struct device *dev, |
| 116 | + const struct nrf_clock_spec *spec, |
| 117 | + struct onoff_client *cli) |
| 118 | +{ |
| 119 | + struct onoff_manager *mgr = global_hsfll_find_mgr(dev, spec); |
| 120 | + |
| 121 | + if (mgr) { |
| 122 | + return onoff_cancel_or_release(mgr, cli); |
| 123 | + } |
| 124 | + |
| 125 | + return -EINVAL; |
| 126 | +} |
| 127 | + |
| 128 | +static struct nrf_clock_control_driver_api driver_api = { |
| 129 | + .std_api = { |
| 130 | + .on = api_nosys_on_off, |
| 131 | + .off = api_nosys_on_off, |
| 132 | + }, |
| 133 | + .request = api_request_global_hsfll, |
| 134 | + .release = api_release_global_hsfll, |
| 135 | + .cancel_or_release = api_cancel_or_release_global_hsfll, |
| 136 | +}; |
| 137 | + |
| 138 | +static enum gdfs_frequency_setting global_hsfll_freq_idx_to_nrfs_freq(const struct device *dev, |
| 139 | + uint8_t freq_idx) |
| 140 | +{ |
| 141 | + const struct global_hsfll_dev_config *dev_config = dev->config; |
| 142 | + |
| 143 | + return ARRAY_SIZE(dev_config->clock_frequencies) - 1 - freq_idx; |
| 144 | +} |
| 145 | + |
| 146 | +static const char *global_hsfll_gdfs_freq_to_str(enum gdfs_frequency_setting freq) |
| 147 | +{ |
| 148 | + switch (freq) { |
| 149 | + case GDFS_FREQ_HIGH: |
| 150 | + return "GDFS_FREQ_HIGH"; |
| 151 | + case GDFS_FREQ_MEDHIGH: |
| 152 | + return "GDFS_FREQ_MEDHIGH"; |
| 153 | + case GDFS_FREQ_MEDLOW: |
| 154 | + return "GDFS_FREQ_MEDLOW"; |
| 155 | + case GDFS_FREQ_LOW: |
| 156 | + return "GDFS_FREQ_LOW"; |
| 157 | + default: |
| 158 | + break; |
| 159 | + } |
| 160 | + |
| 161 | + return "UNKNOWN"; |
| 162 | +} |
| 163 | + |
| 164 | +static void global_hsfll_work_handler(struct k_work *work) |
| 165 | +{ |
| 166 | + struct global_hsfll_dev_data *dev_data = |
| 167 | + CONTAINER_OF(work, struct global_hsfll_dev_data, clk_cfg.work); |
| 168 | + const struct device *dev = dev_data->dev; |
| 169 | + uint8_t freq_idx; |
| 170 | + enum gdfs_frequency_setting target_freq; |
| 171 | + nrfs_err_t err; |
| 172 | + |
| 173 | + freq_idx = clock_config_update_begin(work); |
| 174 | + target_freq = global_hsfll_freq_idx_to_nrfs_freq(dev, freq_idx); |
| 175 | + |
| 176 | + LOG_DBG("requesting %s", global_hsfll_gdfs_freq_to_str(target_freq)); |
| 177 | + err = nrfs_gdfs_request_freq(target_freq, dev_data); |
| 178 | + if (err != NRFS_SUCCESS) { |
| 179 | + clock_config_update_end(&dev_data->clk_cfg, -EIO); |
| 180 | + return; |
| 181 | + } |
| 182 | + |
| 183 | + k_work_schedule(&dev_data->timeout_dwork, GLOBAL_HSFLL_FREQ_REQ_TIMEOUT); |
| 184 | +} |
| 185 | + |
| 186 | +static void global_hsfll_evt_handler(struct k_work *work) |
| 187 | +{ |
| 188 | + struct global_hsfll_dev_data *dev_data = |
| 189 | + CONTAINER_OF(work, struct global_hsfll_dev_data, evt_work); |
| 190 | + int rc; |
| 191 | + |
| 192 | + k_work_cancel_delayable(&dev_data->timeout_dwork); |
| 193 | + rc = dev_data->evt == NRFS_GDFS_EVT_FREQ_CONFIRMED ? 0 : -EIO; |
| 194 | + clock_config_update_end(&dev_data->clk_cfg, rc); |
| 195 | +} |
| 196 | + |
| 197 | +static void global_hfsll_nrfs_gdfs_evt_handler(nrfs_gdfs_evt_t const *p_evt, void *context) |
| 198 | +{ |
| 199 | + struct global_hsfll_dev_data *dev_data = context; |
| 200 | + |
| 201 | + if (k_work_is_pending(&dev_data->evt_work)) { |
| 202 | + return; |
| 203 | + } |
| 204 | + |
| 205 | + dev_data->evt = p_evt->type; |
| 206 | + k_work_submit(&dev_data->evt_work); |
| 207 | +} |
| 208 | + |
| 209 | +static void global_hsfll_timeout_handler(struct k_work *work) |
| 210 | +{ |
| 211 | + struct k_work_delayable *dwork = k_work_delayable_from_work(work); |
| 212 | + struct global_hsfll_dev_data *dev_data = |
| 213 | + CONTAINER_OF(dwork, struct global_hsfll_dev_data, timeout_dwork); |
| 214 | + |
| 215 | + clock_config_update_end(&dev_data->clk_cfg, -ETIMEDOUT); |
| 216 | +} |
| 217 | + |
| 218 | +static int global_hfsll_init(const struct device *dev) |
| 219 | +{ |
| 220 | + struct global_hsfll_dev_data *dev_data = dev->data; |
| 221 | + int rc; |
| 222 | + nrfs_err_t err; |
| 223 | + |
| 224 | + rc = clock_config_init(&dev_data->clk_cfg, |
| 225 | + ARRAY_SIZE(dev_data->clk_cfg.onoff), |
| 226 | + global_hsfll_work_handler); |
| 227 | + if (rc < 0) { |
| 228 | + return rc; |
| 229 | + } |
| 230 | + |
| 231 | + k_work_init_delayable(&dev_data->timeout_dwork, global_hsfll_timeout_handler); |
| 232 | + k_work_init(&dev_data->evt_work, global_hsfll_evt_handler); |
| 233 | + |
| 234 | + err = nrfs_gdfs_init(global_hfsll_nrfs_gdfs_evt_handler); |
| 235 | + if (err != NRFS_SUCCESS) { |
| 236 | + return -EIO; |
| 237 | + } |
| 238 | + |
| 239 | + return 0; |
| 240 | +} |
| 241 | + |
| 242 | +static struct global_hsfll_dev_data driver_data = { |
| 243 | + .dev = DEVICE_DT_INST_GET(0), |
| 244 | +}; |
| 245 | + |
| 246 | +static const struct global_hsfll_dev_config driver_config = { |
| 247 | + GLOBAL_HSFLL_CLOCK_FREQUENCIES |
| 248 | +}; |
| 249 | + |
| 250 | +DEVICE_DT_INST_DEFINE( |
| 251 | + 0, |
| 252 | + global_hfsll_init, |
| 253 | + NULL, |
| 254 | + &driver_data, |
| 255 | + &driver_config, |
| 256 | + PRE_KERNEL_1, |
| 257 | + CONFIG_CLOCK_CONTROL_INIT_PRIORITY, |
| 258 | + &driver_api |
| 259 | +); |
0 commit comments