@@ -36,7 +36,8 @@ static void sigill_handler(int signo, siginfo_t *si, void *data)
36
36
/* Called both as constructor and (possibly) via other constructors. */
37
37
unsigned __attribute__((constructor )) cpuinfo_init (void )
38
38
{
39
- unsigned left = CPUINFO_ZBA | CPUINFO_ZBB | CPUINFO_ZICOND | CPUINFO_ZVE64X ;
39
+ unsigned left = CPUINFO_ZBA | CPUINFO_ZBB | CPUINFO_ZBS
40
+ | CPUINFO_ZICOND | CPUINFO_ZVE64X ;
40
41
unsigned info = cpuinfo ;
41
42
42
43
if (info ) {
@@ -50,6 +51,9 @@ unsigned __attribute__((constructor)) cpuinfo_init(void)
50
51
#if defined(__riscv_arch_test ) && defined(__riscv_zbb )
51
52
info |= CPUINFO_ZBB ;
52
53
#endif
54
+ #if defined(__riscv_arch_test ) && defined(__riscv_zbs )
55
+ info |= CPUINFO_ZBS ;
56
+ #endif
53
57
#if defined(__riscv_arch_test ) && defined(__riscv_zicond )
54
58
info |= CPUINFO_ZICOND ;
55
59
#endif
@@ -71,7 +75,8 @@ unsigned __attribute__((constructor)) cpuinfo_init(void)
71
75
&& pair .key >= 0 ) {
72
76
info |= pair .value & RISCV_HWPROBE_EXT_ZBA ? CPUINFO_ZBA : 0 ;
73
77
info |= pair .value & RISCV_HWPROBE_EXT_ZBB ? CPUINFO_ZBB : 0 ;
74
- left &= ~(CPUINFO_ZBA | CPUINFO_ZBB );
78
+ info |= pair .value & RISCV_HWPROBE_EXT_ZBS ? CPUINFO_ZBS : 0 ;
79
+ left &= ~(CPUINFO_ZBA | CPUINFO_ZBB | CPUINFO_ZBS );
75
80
#ifdef RISCV_HWPROBE_EXT_ZICOND
76
81
info |= pair .value & RISCV_HWPROBE_EXT_ZICOND ? CPUINFO_ZICOND : 0 ;
77
82
left &= ~CPUINFO_ZICOND ;
@@ -117,6 +122,15 @@ unsigned __attribute__((constructor)) cpuinfo_init(void)
117
122
left &= ~CPUINFO_ZBB ;
118
123
}
119
124
125
+ if (left & CPUINFO_ZBS ) {
126
+ /* Probe for Zbs: bext zero,zero,zero. */
127
+ got_sigill = 0 ;
128
+ asm volatile (".insn r 0x33, 5, 0x24, zero, zero, zero"
129
+ : : : "memory" );
130
+ info |= got_sigill ? 0 : CPUINFO_ZBS ;
131
+ left &= ~CPUINFO_ZBS ;
132
+ }
133
+
120
134
if (left & CPUINFO_ZICOND ) {
121
135
/* Probe for Zicond: czero.eqz zero,zero,zero. */
122
136
got_sigill = 0 ;
0 commit comments