Skip to content

Commit fd92940

Browse files
committed
Update to pac changes
1 parent b524806 commit fd92940

File tree

3 files changed

+6
-6
lines changed

3 files changed

+6
-6
lines changed

src/hrtim/capture.rs

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -224,7 +224,7 @@ macro_rules! impl_capture {
224224
let tim = unsafe { &*$TIMX::ptr() };
225225

226226
// No need for exclusive access since this is a write only register
227-
tim.icr().write(|w| w.$cptXc().bit(true));
227+
tim.icr().write(|w| w.$cptXc().clear());
228228
}
229229

230230
fn is_pending(&self) -> bool {

src/hrtim/fault.rs

Lines changed: 3 additions & 3 deletions
Original file line numberDiff line numberDiff line change
@@ -152,7 +152,7 @@ impl_faults!(
152152
FaultInput3 => FaultSource3: PINS=[(PB10, AF13)], COMP=COMP6, 0b000100, fltinr1, flt3src, flt3src_1, flt3p, flt3f, flt3e, flt3lck,
153153
FaultInput4 => FaultSource4: PINS=[(PB11, AF13)], COMP=COMP1, 0b001000, fltinr1, flt4src, flt4src_1, flt4p, flt4f, flt4e, flt4lck,
154154
FaultInput5 => FaultSource5: PINS=[(PB0, AF13), (PC7, AF3)], COMP=COMP3, 0b010000, fltinr2, flt5src, flt5src_1, flt5p, flt5f, flt5e, flt5lck,
155-
FaultInput6 => FaultSource6: PINS=[(PC10, AF13)], COMP=COMP5, 0b100000, fltinr2, flt6src_0, flt6src_1, flt6p, flt6f, flt6e, flt6lck,
155+
FaultInput6 => FaultSource6: PINS=[(PC10, AF13)], COMP=COMP5, 0b100000, fltinr2, flt6src, flt6src_1, flt6p, flt6f, flt6e, flt6lck,
156156
);
157157

158158
pub struct FaultInputs {
@@ -253,7 +253,7 @@ macro_rules! impl_flt_monitor {
253253

254254
fn clear_fault(&mut self) {
255255
let common = unsafe { &*HRTIM_COMMON::ptr() };
256-
common.icr().write(|w| w.$fltxc().set_bit());
256+
common.icr().write(|w| w.$fltxc().clear());
257257
}
258258
}
259259
)+};
@@ -267,4 +267,4 @@ impl_flt_monitor!(
267267
FltMonitor4: (flt4, flt4c, flt4ie),
268268
FltMonitor5: (flt5, flt5c, flt5ie),
269269
FltMonitor6: (flt6, flt6c, flt6ie),
270-
);
270+
);

src/hrtim/timer.rs

Lines changed: 2 additions & 2 deletions
Original file line numberDiff line numberDiff line change
@@ -170,7 +170,7 @@ macro_rules! hrtim_timer {
170170
fn clear_repetition_interrupt(&mut self) {
171171
let tim = unsafe { &*$TIMX::ptr() };
172172

173-
tim.icr().write(|w| w.repc().bit(true));
173+
tim.icr().write(|w| w.repc().clear());
174174
}
175175

176176
/// Disable register updates
@@ -352,4 +352,4 @@ impl<DST, PSCL, CPT1, CPT2> super::event::EventSource<DST, PSCL>
352352
for HrTim<HRTIM_MASTER, PSCL, CPT1, CPT2>
353353
{
354354
const BITS: u32 = 1 << 7; // MSTPER
355-
}
355+
}

0 commit comments

Comments
 (0)