Skip to content

Commit 26d0080

Browse files
committed
Fix errors for stm32h747cm7
1 parent 414f1b4 commit 26d0080

File tree

3 files changed

+18
-18
lines changed

3 files changed

+18
-18
lines changed

src/dsi.rs

Lines changed: 7 additions & 7 deletions
Original file line numberDiff line numberDiff line change
@@ -201,11 +201,11 @@ impl DsiHost {
201201
);
202202

203203
// Configure the number of active data lanes
204-
dsi.pconfr
204+
dsi.pconfr()
205205
.modify(|_, w| unsafe { w.nl().bits(dsi_config.lane_count as u8) }); // 0b00 - 1 lanes, 0b01 - 2 lanes
206206

207207
// Set TX escape clock division factor
208-
dsi.ccr
208+
dsi.ccr()
209209
.modify(|_, w| unsafe { w.txeckdiv().bits(pll_config.eckdiv) });
210210

211211
// Set the bit period in high speed mode
@@ -231,7 +231,7 @@ impl DsiHost {
231231
f_pix_khz,
232232
uix4
233233
);
234-
dsi.wpcr0
234+
dsi.wpcr0()
235235
.modify(|_, w| unsafe { w.uix4().bits(uix4 as u8) });
236236
// debug!("f_phy={}, uix4=override=8", f_phy);
237237
// dsi.wpcr0().modify(|_, w| unsafe { w.uix4().bits(8) });
@@ -394,12 +394,12 @@ impl DsiHost {
394394
});
395395

396396
// Tearing effect acknowledge request
397-
dsi.cmcr().modify(|_, w| w.teare().set_bit())
397+
dsi.cmcr().modify(|_, w| w.teare().set_bit());
398398
}
399399
}
400400

401401
// Select virtual channel for the LTDC interface traffic
402-
dsi.lvcidr
402+
dsi.lvcidr()
403403
.modify(|_, w| unsafe { w.vcid().bits(dsi_config.channel as u8) });
404404

405405
// Polarity
@@ -636,8 +636,8 @@ impl DsiHostCtrlIo for DsiHost {
636636
) -> Result<(), Error> {
637637
// println!("DSI read: {:x?}", kind);
638638
if buf.len() > 2 && buf.len() <= 65_535 {
639-
self().write(DsiWriteCommand::SetMaximumReturnPacketSize(
640-
buf.len() as u16,
639+
self.write(DsiWriteCommand::SetMaximumReturnPacketSize(
640+
buf.len() as u16
641641
))?;
642642
} else if buf.len() > 65_535 {
643643
return Err(Error::BufferIsToBig);

src/exti.rs

Lines changed: 9 additions & 9 deletions
Original file line numberDiff line numberDiff line change
@@ -137,31 +137,31 @@ macro_rules! reg_for_cpu {
137137
#[cfg(all(feature = "rm0399", feature = "cm7"))]
138138
macro_rules! reg_for_cpu {
139139
($self:ident, imr1) => {
140-
$self.c1imr1
140+
$self.c1imr1()
141141
};
142142
($self:ident, imr2) => {
143-
$self.c1imr2
143+
$self.c1imr2()
144144
};
145145
($self:ident, imr3) => {
146-
$self.c1imr3
146+
$self.c1imr3()
147147
};
148148
($self:ident, emr1) => {
149-
$self.c1emr1
149+
$self.c1emr1()
150150
};
151151
($self:ident, emr2) => {
152-
$self.c1emr2
152+
$self.c1emr2()
153153
};
154154
($self:ident, emr3) => {
155-
$self.c1emr3
155+
$self.c1emr3()
156156
};
157157
($self:ident, pr1) => {
158-
$self.c1pr1
158+
$self.c1pr1()
159159
};
160160
($self:ident, pr2) => {
161-
$self.c1pr2
161+
$self.c1pr2()
162162
};
163163
($self:ident, pr3) => {
164-
$self.c1pr3
164+
$self.c1pr3()
165165
};
166166
}
167167

src/gpio/exti.rs

Lines changed: 2 additions & 2 deletions
Original file line numberDiff line numberDiff line change
@@ -98,7 +98,7 @@ where
9898
#[cfg(not(feature = "rm0399"))]
9999
let imr1 = &exti.cpuimr1();
100100
#[cfg(all(feature = "rm0399", feature = "cm7"))]
101-
let imr1 = &exti.c1imr1;
101+
let imr1 = &exti.c1imr1();
102102
#[cfg(all(feature = "rm0399", feature = "cm4"))]
103103
let imr1 = &exti.c2imr1;
104104

@@ -142,7 +142,7 @@ where
142142
#[cfg(not(feature = "rm0399"))]
143143
let pr1 = &(*EXTI::ptr()).cpupr1();
144144
#[cfg(all(feature = "rm0399", feature = "cm7"))]
145-
let pr1 = &(*EXTI::ptr()).c1pr1;
145+
let pr1 = &(*EXTI::ptr()).c1pr1();
146146
#[cfg(all(feature = "rm0399", feature = "cm4"))]
147147
let pr1 = &(*EXTI::ptr()).c2pr1;
148148

0 commit comments

Comments
 (0)