@@ -8207,20 +8207,22 @@ typedef struct {
82078207 /** Array initializer of CACHE64_CTRL peripheral base pointers */
82088208 #define CACHE64_CTRL_BASE_PTRS { CACHE64_CTRL0 }
82098209#endif
8210+ /** CACHE64_CTRL physical memory base alias count */
8211+ #define CACHE64_CTRL_PHYMEM_BASE_ALIAS_COUNT (3)
82108212#if (defined(__ARM_FEATURE_CMSE) && (__ARM_FEATURE_CMSE & 0x2))
82118213/** CACHE64_CTRL physical memory base address */
8212- #define CACHE64_CTRL_PHYMEM_BASES { 0x18000000u, 0x90000000u, 0xB0000000u}
8214+ #define CACHE64_CTRL_PHYMEM_BASES { { 0x18000000u, 0x90000000u, 0xB0000000u} }
82138215/** CACHE64_CTRL physical memory size */
8214- #define CACHE64_CTRL_PHYMEM_SIZES { 0x08000000u, 0x10000000u, 0x10000000u}
8216+ #define CACHE64_CTRL_PHYMEM_SIZES { { 0x08000000u, 0x10000000u, 0x10000000u} }
82158217/** CACHE64_CTRL physical memory base address */
8216- #define CACHE64_CTRL_PHYMEM_BASES_NS { 0x08000000u, 0x80000000u, 0xA0000000u}
8218+ #define CACHE64_CTRL_PHYMEM_BASES_NS { { 0x08000000u, 0x80000000u, 0xA0000000u} }
82178219/** CACHE64_CTRL physical memory size */
8218- #define CACHE64_CTRL_PHYMEM_SIZES_NS { 0x08000000u, 0x10000000u, 0x10000000u}
8220+ #define CACHE64_CTRL_PHYMEM_SIZES_NS { { 0x08000000u, 0x10000000u, 0x10000000u} }
82198221#else
82208222/** CACHE64_CTRL physical memory base address */
8221- #define CACHE64_CTRL_PHYMEM_BASES { 0x08000000u, 0x80000000u, 0xA0000000u}
8223+ #define CACHE64_CTRL_PHYMEM_BASES { { 0x08000000u, 0x80000000u, 0xA0000000u} }
82228224/** CACHE64_CTRL physical memory size */
8223- #define CACHE64_CTRL_PHYMEM_SIZES { 0x08000000u, 0x10000000u, 0x10000000u}
8225+ #define CACHE64_CTRL_PHYMEM_SIZES { { 0x08000000u, 0x10000000u, 0x10000000u} }
82248226#endif
82258227/* Backward compatibility */
82268228
0 commit comments