|
| 1 | +/* |
| 2 | + * Copyright (c) 2025 Renesas Electronics Corporation |
| 3 | + * |
| 4 | + * SPDX-License-Identifier: Apache-2.0 |
| 5 | + */ |
| 6 | + |
| 7 | +#include <zephyr/drivers/clock_control.h> |
| 8 | +#include <zephyr/dt-bindings/clock/renesas_rztn_clock.h> |
| 9 | +#include <zephyr/kernel.h> |
| 10 | +#include "bsp_api.h" |
| 11 | + |
| 12 | +#define DT_DRV_COMPAT renesas_rz_cgc |
| 13 | + |
| 14 | +static int clock_control_renesas_rz_on(const struct device *dev, clock_control_subsys_t sys) |
| 15 | +{ |
| 16 | + if (!dev || !sys) { |
| 17 | + return -EINVAL; |
| 18 | + } |
| 19 | + |
| 20 | + uint32_t *clock_id = (uint32_t *)sys; |
| 21 | + |
| 22 | + uint32_t ip = (*clock_id & RZ_IP_MASK) >> RZ_IP_SHIFT; |
| 23 | + uint32_t ch = (*clock_id & RZ_IP_CH_MASK) >> RZ_IP_CH_SHIFT; |
| 24 | + |
| 25 | + R_BSP_RegisterProtectDisable(BSP_REG_PROTECT_LPC_RESET); |
| 26 | + switch (ip) { |
| 27 | + case RZ_IP_BSC: |
| 28 | + R_BSP_MODULE_START(FSP_IP_BSC, ch); |
| 29 | + break; |
| 30 | + case RZ_IP_XSPI: |
| 31 | + R_BSP_MODULE_START(FSP_IP_XSPI, ch); |
| 32 | + break; |
| 33 | + case RZ_IP_SCI: |
| 34 | + R_BSP_MODULE_START(FSP_IP_SCI, ch); |
| 35 | + break; |
| 36 | + case RZ_IP_IIC: |
| 37 | + R_BSP_MODULE_START(FSP_IP_IIC, ch); |
| 38 | + break; |
| 39 | + case RZ_IP_SPI: |
| 40 | + R_BSP_MODULE_START(FSP_IP_SPI, ch); |
| 41 | + break; |
| 42 | + case RZ_IP_GPT: |
| 43 | + R_BSP_MODULE_START(FSP_IP_GPT, ch); |
| 44 | + break; |
| 45 | + case RZ_IP_ADC12: |
| 46 | + R_BSP_MODULE_START(FSP_IP_ADC12, ch); |
| 47 | + break; |
| 48 | + case RZ_IP_CMT: |
| 49 | + R_BSP_MODULE_START(FSP_IP_CMT, ch); |
| 50 | + break; |
| 51 | + case RZ_IP_CMTW: |
| 52 | + R_BSP_MODULE_START(FSP_IP_CMTW, ch); |
| 53 | + break; |
| 54 | + case RZ_IP_CANFD: |
| 55 | + R_BSP_MODULE_START(FSP_IP_CANFD, ch); |
| 56 | + break; |
| 57 | + case RZ_IP_GMAC: |
| 58 | + R_BSP_MODULE_START(FSP_IP_GMAC, ch); |
| 59 | + break; |
| 60 | + case RZ_IP_ETHSW: |
| 61 | + R_BSP_MODULE_START(FSP_IP_ETHSW, ch); |
| 62 | + break; |
| 63 | + case RZ_IP_USBHS: |
| 64 | + R_BSP_MODULE_START(FSP_IP_USBHS, ch); |
| 65 | + break; |
| 66 | + case RZ_IP_RTC: |
| 67 | + R_BSP_MODULE_START(FSP_IP_RTC, ch); |
| 68 | + break; |
| 69 | + default: |
| 70 | + R_BSP_RegisterProtectEnable(BSP_REG_PROTECT_LPC_RESET); |
| 71 | + return -EINVAL; /* Invalid FSP IP Module */ |
| 72 | + } |
| 73 | + R_BSP_RegisterProtectEnable(BSP_REG_PROTECT_LPC_RESET); |
| 74 | + |
| 75 | + return 0; |
| 76 | +} |
| 77 | + |
| 78 | +static int clock_control_renesas_rz_off(const struct device *dev, clock_control_subsys_t sys) |
| 79 | +{ |
| 80 | + if (!dev || !sys) { |
| 81 | + return -EINVAL; |
| 82 | + } |
| 83 | + |
| 84 | + uint32_t *clock_id = (uint32_t *)sys; |
| 85 | + |
| 86 | + uint32_t ip = (*clock_id & RZ_IP_MASK) >> RZ_IP_SHIFT; |
| 87 | + uint32_t ch = (*clock_id & RZ_IP_CH_MASK) >> RZ_IP_CH_SHIFT; |
| 88 | + |
| 89 | + R_BSP_RegisterProtectDisable(BSP_REG_PROTECT_LPC_RESET); |
| 90 | + switch (ip) { |
| 91 | + case RZ_IP_BSC: |
| 92 | + R_BSP_MODULE_STOP(FSP_IP_BSC, ch); |
| 93 | + break; |
| 94 | + case RZ_IP_XSPI: |
| 95 | + R_BSP_MODULE_STOP(FSP_IP_XSPI, ch); |
| 96 | + break; |
| 97 | + case RZ_IP_SCI: |
| 98 | + R_BSP_MODULE_STOP(FSP_IP_SCI, ch); |
| 99 | + break; |
| 100 | + case RZ_IP_IIC: |
| 101 | + R_BSP_MODULE_STOP(FSP_IP_IIC, ch); |
| 102 | + break; |
| 103 | + case RZ_IP_SPI: |
| 104 | + R_BSP_MODULE_STOP(FSP_IP_SPI, ch); |
| 105 | + break; |
| 106 | + case RZ_IP_GPT: |
| 107 | + R_BSP_MODULE_STOP(FSP_IP_GPT, ch); |
| 108 | + break; |
| 109 | + case RZ_IP_ADC12: |
| 110 | + R_BSP_MODULE_STOP(FSP_IP_ADC12, ch); |
| 111 | + break; |
| 112 | + case RZ_IP_CMT: |
| 113 | + R_BSP_MODULE_STOP(FSP_IP_CMT, ch); |
| 114 | + break; |
| 115 | + case RZ_IP_CMTW: |
| 116 | + R_BSP_MODULE_STOP(FSP_IP_CMTW, ch); |
| 117 | + break; |
| 118 | + case RZ_IP_CANFD: |
| 119 | + R_BSP_MODULE_STOP(FSP_IP_CANFD, ch); |
| 120 | + break; |
| 121 | + case RZ_IP_GMAC: |
| 122 | + R_BSP_MODULE_STOP(FSP_IP_GMAC, ch); |
| 123 | + break; |
| 124 | + case RZ_IP_ETHSW: |
| 125 | + R_BSP_MODULE_STOP(FSP_IP_ETHSW, ch); |
| 126 | + break; |
| 127 | + case RZ_IP_USBHS: |
| 128 | + R_BSP_MODULE_STOP(FSP_IP_USBHS, ch); |
| 129 | + break; |
| 130 | + case RZ_IP_RTC: |
| 131 | + R_BSP_MODULE_STOP(FSP_IP_RTC, ch); |
| 132 | + break; |
| 133 | + default: |
| 134 | + R_BSP_RegisterProtectEnable(BSP_REG_PROTECT_LPC_RESET); |
| 135 | + return -EINVAL; /* Invalid FSP IP Module */ |
| 136 | + } |
| 137 | + R_BSP_RegisterProtectEnable(BSP_REG_PROTECT_LPC_RESET); |
| 138 | + |
| 139 | + return 0; |
| 140 | +} |
| 141 | + |
| 142 | +static int clock_control_renesas_rz_get_rate(const struct device *dev, clock_control_subsys_t sys, |
| 143 | + uint32_t *rate) |
| 144 | +{ |
| 145 | + if (!dev || !sys || !rate) { |
| 146 | + return -EINVAL; |
| 147 | + } |
| 148 | + |
| 149 | + uint32_t *clock_id = (uint32_t *)sys; |
| 150 | + fsp_priv_clock_t clk_src = (*clock_id & RZ_CLOCK_MASK) >> RZ_CLOCK_SHIFT; |
| 151 | + uint32_t clk_hz = R_FSP_SystemClockHzGet(clk_src); |
| 152 | + |
| 153 | + *rate = clk_hz; |
| 154 | + |
| 155 | + return 0; |
| 156 | +} |
| 157 | + |
| 158 | +static DEVICE_API(clock_control, rz_clock_control_driver_api) = { |
| 159 | + .on = clock_control_renesas_rz_on, |
| 160 | + .off = clock_control_renesas_rz_off, |
| 161 | + .get_rate = clock_control_renesas_rz_get_rate, |
| 162 | +}; |
| 163 | + |
| 164 | +static int clock_control_rz_init(const struct device *dev) |
| 165 | +{ |
| 166 | + ARG_UNUSED(dev); |
| 167 | + |
| 168 | + return 0; |
| 169 | +} |
| 170 | + |
| 171 | +DEVICE_DT_INST_DEFINE(0, clock_control_rz_init, NULL, NULL, NULL, PRE_KERNEL_1, |
| 172 | + CONFIG_CLOCK_CONTROL_INIT_PRIORITY, &rz_clock_control_driver_api); |
0 commit comments