|
| 1 | +/* SPDX-License-Identifier: Apache-2.0 */ |
| 2 | + |
| 3 | +#include <arm/armv6-m.dtsi> |
| 4 | +#include <freq.h> |
| 5 | +#include <zephyr/dt-bindings/clock/mspm0_clock.h> |
| 6 | +#include <zephyr/dt-bindings/gpio/gpio.h> |
| 7 | +#include <zephyr/dt-bindings/i2c/i2c.h> |
| 8 | + |
| 9 | +/ { |
| 10 | + cpus { |
| 11 | + #address-cells = <1>; |
| 12 | + #size-cells = <0>; |
| 13 | + |
| 14 | + cpu0: cpu@0 { |
| 15 | + device_type = "cpu"; |
| 16 | + compatible = "arm,cortex-m0+"; |
| 17 | + reg = <0>; |
| 18 | + }; |
| 19 | + }; |
| 20 | + |
| 21 | + sram0: memory@20200000 { |
| 22 | + compatible = "mmio-sram"; |
| 23 | + }; |
| 24 | + |
| 25 | + flash0: serial-flash@0 { |
| 26 | + compatible = "serial-flash"; |
| 27 | + }; |
| 28 | + |
| 29 | + sysclk: system-clock { |
| 30 | + compatible = "fixed-clock"; |
| 31 | + clock-frequency = <DT_FREQ_M(32)>; |
| 32 | + #clock-cells = <0>; |
| 33 | + }; |
| 34 | + |
| 35 | + clkmux: clock-controller { |
| 36 | + compatible = "ti,mspm0-clock-mux"; |
| 37 | + mclk-div = <1>; |
| 38 | + uclk-div = <1>; |
| 39 | + #clock-cells = <1>; |
| 40 | + }; |
| 41 | + |
| 42 | + clocks: clocks { |
| 43 | + sysosc: sysosc { |
| 44 | + compatible = "ti,mspm0-oscillator"; |
| 45 | + clock-frequency = <DT_FREQ_M(32)>; |
| 46 | + #clock-cells = <0>; |
| 47 | + }; |
| 48 | + |
| 49 | + lfosc: lfosc { |
| 50 | + compatible = "fixed-clock"; |
| 51 | + clock-frequency = <32678>; |
| 52 | + #clock-cells = <0>; |
| 53 | + }; |
| 54 | + |
| 55 | + pll: pll { |
| 56 | + compatible = "ti,mspm0-pll"; |
| 57 | + clocks = <&sysosc 0>; |
| 58 | + p-div = <2>; |
| 59 | + q-div = <5>; |
| 60 | + clk1-div = <2>; |
| 61 | + clk2x-div = <2>; |
| 62 | + #clock-cells = <0>; |
| 63 | + status = "okay"; |
| 64 | + }; |
| 65 | + }; |
| 66 | + |
| 67 | + soc { |
| 68 | + |
| 69 | + pinctrl: pin-controller@400a0000{ |
| 70 | + compatible = "ti,mspm0-pinctrl"; |
| 71 | + #address-cells = <1>; |
| 72 | + #size-cells = <1>; |
| 73 | + reg = <0x400a0000 0x4000>; |
| 74 | + |
| 75 | + gpioa: gpio@400a0000 { |
| 76 | + compatible = "ti,mspm0-gpio"; |
| 77 | + reg = <0x400a0000 0x2000>; |
| 78 | + interrupts = <1 0>; |
| 79 | + status = "disabled"; |
| 80 | + gpio-controller; |
| 81 | + #gpio-cells = <2>; |
| 82 | + }; |
| 83 | + |
| 84 | + gpiob: gpio@400a2000 { |
| 85 | + compatible = "ti,mspm0-gpio"; |
| 86 | + reg = <0x400a2000 0x2000>; |
| 87 | + interrupts = <1 0>; |
| 88 | + status = "disabled"; |
| 89 | + gpio-controller; |
| 90 | + #gpio-cells = <2>; |
| 91 | + }; |
| 92 | + |
| 93 | + }; |
| 94 | + |
| 95 | + uart0: uart@40108000 { |
| 96 | + compatible = "ti,mspm0-uart"; |
| 97 | + reg = <0x40108000 0x2000>; |
| 98 | + interrupts = <15 0>; |
| 99 | + current-speed = <115200>; |
| 100 | + clocks = <&clkmux MSPM0_CLOCK_BUS_ULPCLK>; |
| 101 | + status = "disabled"; |
| 102 | + }; |
| 103 | + |
| 104 | + uart1: uart@40100000 { |
| 105 | + compatible = "ti,mspm0-uart"; |
| 106 | + reg = <0x40100000 0x2000>; |
| 107 | + interrupts = <13 0>; |
| 108 | + current-speed = <115200>; |
| 109 | + clocks = <&clkmux MSPM0_CLOCK_BUS_ULPCLK>; |
| 110 | + status = "disabled"; |
| 111 | + }; |
| 112 | + |
| 113 | + uart2: uart@40102000 { |
| 114 | + compatible = "ti,mspm0-uart"; |
| 115 | + reg = <0x40102000 0x2000>; |
| 116 | + interrupts = <14 0>; |
| 117 | + current-speed = <115200>; |
| 118 | + clocks = <&clkmux MSPM0_CLOCK_BUS_ULPCLK>; |
| 119 | + status = "disabled"; |
| 120 | + }; |
| 121 | + |
| 122 | + }; |
| 123 | +}; |
| 124 | + |
| 125 | +&nvic { |
| 126 | + arm,num-irq-priority-bits = <2>; |
| 127 | +}; |
0 commit comments