Skip to content

AmiraKhalid04/AES-Verilog

Folders and files

NameName
Last commit message
Last commit date

Latest commit

 

History

68 Commits
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 

Repository files navigation

Advanced Encryption Standard 🔑

This repository contains a Verilog implementation of the Advanced Encryption Standard (AES) offering:

  • Encryption & Decryption: Securely encrypts and decrypts data.
  • Configurable Key Size: Adapts to your security needs (128, 192, or 256 bits).

Getting Started

Clone the Repository First

For Simulation:

  • Simulate the design using a ModelSim (image of simulation to be added)

For FPGA Implementation:

  • Integrate the code into Quartus for deployment on Intel FPGAs.

Video (to be added)

  • The last 2 bytes at each round during both encryption and decryption are displayed on the 7 segment
  • When input text is encrypted and decrypted successfully the led turns on

Team members


Anas Magdy

Mohamed Kamal

Amira Khaled

Helana Nady

About

No description, website, or topics provided.

Resources

Stars

Watchers

Forks

Releases

No releases published

Packages

 
 
 

Contributors