|
69 | 69 | #define CLK_GOUT_FSYS_MMC_EMBD 58
|
70 | 70 | #define CLK_GOUT_FSYS_MMC_SDIO 59
|
71 | 71 | #define CLK_GOUT_FSYS_USB30DRD 60
|
| 72 | +#define CLK_MOUT_SHARED0_PLL 61 |
| 73 | +#define CLK_MOUT_SHARED1_PLL 62 |
72 | 74 |
|
73 | 75 | /* CMU_CORE */
|
74 | 76 | #define CLK_MOUT_CORE_BUS_USER 1
|
|
132 | 134 | #define CLK_GOUT_WDT1_PCLK 43
|
133 | 135 |
|
134 | 136 | /* CMU_FSYS */
|
135 |
| -#define CLK_MOUT_FSYS_BUS_USER 1 |
136 |
| -#define CLK_MOUT_FSYS_MMC_CARD_USER 2 |
137 |
| -#define CLK_MOUT_FSYS_MMC_EMBD_USER 3 |
138 |
| -#define CLK_MOUT_FSYS_MMC_SDIO_USER 4 |
139 |
| -#define CLK_MOUT_FSYS_USB30DRD_USER 4 |
140 |
| -#define CLK_GOUT_MMC_CARD_ACLK 5 |
141 |
| -#define CLK_GOUT_MMC_CARD_SDCLKIN 6 |
142 |
| -#define CLK_GOUT_MMC_EMBD_ACLK 7 |
143 |
| -#define CLK_GOUT_MMC_EMBD_SDCLKIN 8 |
144 |
| -#define CLK_GOUT_MMC_SDIO_ACLK 9 |
145 |
| -#define CLK_GOUT_MMC_SDIO_SDCLKIN 10 |
| 137 | +#define CLK_MOUT_FSYS_BUS_USER 1 |
| 138 | +#define CLK_MOUT_FSYS_MMC_CARD_USER 2 |
| 139 | +#define CLK_MOUT_FSYS_MMC_EMBD_USER 3 |
| 140 | +#define CLK_MOUT_FSYS_MMC_SDIO_USER 4 |
| 141 | +#define CLK_GOUT_MMC_CARD_ACLK 5 |
| 142 | +#define CLK_GOUT_MMC_CARD_SDCLKIN 6 |
| 143 | +#define CLK_GOUT_MMC_EMBD_ACLK 7 |
| 144 | +#define CLK_GOUT_MMC_EMBD_SDCLKIN 8 |
| 145 | +#define CLK_GOUT_MMC_SDIO_ACLK 9 |
| 146 | +#define CLK_GOUT_MMC_SDIO_SDCLKIN 10 |
| 147 | +#define CLK_MOUT_FSYS_USB30DRD_USER 11 |
| 148 | +#define CLK_MOUT_USB_PLL 12 |
| 149 | +#define CLK_FOUT_USB_PLL 13 |
| 150 | +#define CLK_FSYS_USB20PHY_CLKCORE 14 |
| 151 | +#define CLK_FSYS_USB30DRD_ACLK_20PHYCTRL 15 |
| 152 | +#define CLK_FSYS_USB30DRD_ACLK_30PHYCTRL_0 16 |
| 153 | +#define CLK_FSYS_USB30DRD_ACLK_30PHYCTRL_1 17 |
| 154 | +#define CLK_FSYS_USB30DRD_BUS_CLK_EARLY 18 |
| 155 | +#define CLK_FSYS_USB30DRD_REF_CLK 19 |
146 | 156 |
|
147 | 157 | #endif /* _DT_BINDINGS_CLOCK_EXYNOS_7885_H */
|
0 commit comments