|
24 | 24 | #define TIM_CNT 0x24 /* Counter */
|
25 | 25 | #define TIM_PSC 0x28 /* Prescaler */
|
26 | 26 | #define TIM_ARR 0x2c /* Auto-Reload Register */
|
27 |
| -#define TIM_CCR1 0x34 /* Capt/Comp Register 1 */ |
28 |
| -#define TIM_CCR2 0x38 /* Capt/Comp Register 2 */ |
29 |
| -#define TIM_CCR3 0x3C /* Capt/Comp Register 3 */ |
30 |
| -#define TIM_CCR4 0x40 /* Capt/Comp Register 4 */ |
| 27 | +#define TIM_CCRx(x) (0x34 + 4 * ((x) - 1)) /* Capt/Comp Register x (x ∈ {1, .. 4}) */ |
| 28 | +#define TIM_CCR1 TIM_CCRx(1) /* Capt/Comp Register 1 */ |
| 29 | +#define TIM_CCR2 TIM_CCRx(2) /* Capt/Comp Register 2 */ |
| 30 | +#define TIM_CCR3 TIM_CCRx(3) /* Capt/Comp Register 3 */ |
| 31 | +#define TIM_CCR4 TIM_CCRx(4) /* Capt/Comp Register 4 */ |
31 | 32 | #define TIM_BDTR 0x44 /* Break and Dead-Time Reg */
|
32 | 33 | #define TIM_DCR 0x48 /* DMA control register */
|
33 | 34 | #define TIM_DMAR 0x4C /* DMA register for transfer */
|
|
41 | 42 | #define TIM_SMCR_SMS (BIT(0) | BIT(1) | BIT(2)) /* Slave mode selection */
|
42 | 43 | #define TIM_SMCR_TS (BIT(4) | BIT(5) | BIT(6)) /* Trigger selection */
|
43 | 44 | #define TIM_DIER_UIE BIT(0) /* Update interrupt */
|
44 |
| -#define TIM_DIER_CC1IE BIT(1) /* CC1 Interrupt Enable */ |
45 |
| -#define TIM_DIER_CC2IE BIT(2) /* CC2 Interrupt Enable */ |
46 |
| -#define TIM_DIER_CC3IE BIT(3) /* CC3 Interrupt Enable */ |
47 |
| -#define TIM_DIER_CC4IE BIT(4) /* CC4 Interrupt Enable */ |
| 45 | +#define TIM_DIER_CCxIE(x) BIT(1 + ((x) - 1)) /* CCx Interrupt Enable (x ∈ {1, .. 4}) */ |
| 46 | +#define TIM_DIER_CC1IE TIM_DIER_CCxIE(1) /* CC1 Interrupt Enable */ |
| 47 | +#define TIM_DIER_CC2IE TIM_DIER_CCxIE(2) /* CC2 Interrupt Enable */ |
| 48 | +#define TIM_DIER_CC3IE TIM_DIER_CCxIE(3) /* CC3 Interrupt Enable */ |
| 49 | +#define TIM_DIER_CC4IE TIM_DIER_CCxIE(4) /* CC4 Interrupt Enable */ |
48 | 50 | #define TIM_DIER_CC_IE(x) BIT((x) + 1) /* CC1, CC2, CC3, CC4 interrupt enable */
|
49 | 51 | #define TIM_DIER_UDE BIT(8) /* Update DMA request Enable */
|
50 |
| -#define TIM_DIER_CC1DE BIT(9) /* CC1 DMA request Enable */ |
51 |
| -#define TIM_DIER_CC2DE BIT(10) /* CC2 DMA request Enable */ |
52 |
| -#define TIM_DIER_CC3DE BIT(11) /* CC3 DMA request Enable */ |
53 |
| -#define TIM_DIER_CC4DE BIT(12) /* CC4 DMA request Enable */ |
| 52 | +#define TIM_DIER_CCxDE(x) BIT(9 + ((x) - 1)) /* CCx DMA request Enable (x ∈ {1, .. 4}) */ |
| 53 | +#define TIM_DIER_CC1DE TIM_DIER_CCxDE(1) /* CC1 DMA request Enable */ |
| 54 | +#define TIM_DIER_CC2DE TIM_DIER_CCxDE(2) /* CC2 DMA request Enable */ |
| 55 | +#define TIM_DIER_CC3DE TIM_DIER_CCxDE(3) /* CC3 DMA request Enable */ |
| 56 | +#define TIM_DIER_CC4DE TIM_DIER_CCxDE(4) /* CC4 DMA request Enable */ |
54 | 57 | #define TIM_DIER_COMDE BIT(13) /* COM DMA request Enable */
|
55 | 58 | #define TIM_DIER_TDE BIT(14) /* Trigger DMA request Enable */
|
56 | 59 | #define TIM_SR_UIF BIT(0) /* Update interrupt flag */
|
|
70 | 73 | #define TIM_CCMR_CC4S (BIT(8) | BIT(9)) /* Capture/compare 4 sel */
|
71 | 74 | #define TIM_CCMR_CC3S_TI3 BIT(0) /* IC3 selects TI3 */
|
72 | 75 | #define TIM_CCMR_CC4S_TI4 BIT(8) /* IC4 selects TI4 */
|
73 |
| -#define TIM_CCER_CC1E BIT(0) /* Capt/Comp 1 out Ena */ |
74 |
| -#define TIM_CCER_CC1P BIT(1) /* Capt/Comp 1 Polarity */ |
75 |
| -#define TIM_CCER_CC1NE BIT(2) /* Capt/Comp 1N out Ena */ |
76 |
| -#define TIM_CCER_CC1NP BIT(3) /* Capt/Comp 1N Polarity */ |
77 |
| -#define TIM_CCER_CC2E BIT(4) /* Capt/Comp 2 out Ena */ |
78 |
| -#define TIM_CCER_CC2P BIT(5) /* Capt/Comp 2 Polarity */ |
79 |
| -#define TIM_CCER_CC2NP BIT(7) /* Capt/Comp 2N Polarity */ |
80 |
| -#define TIM_CCER_CC3E BIT(8) /* Capt/Comp 3 out Ena */ |
81 |
| -#define TIM_CCER_CC3P BIT(9) /* Capt/Comp 3 Polarity */ |
82 |
| -#define TIM_CCER_CC3NP BIT(11) /* Capt/Comp 3N Polarity */ |
83 |
| -#define TIM_CCER_CC4E BIT(12) /* Capt/Comp 4 out Ena */ |
84 |
| -#define TIM_CCER_CC4P BIT(13) /* Capt/Comp 4 Polarity */ |
85 |
| -#define TIM_CCER_CC4NP BIT(15) /* Capt/Comp 4N Polarity */ |
| 76 | +#define TIM_CCER_CCxE(x) BIT(0 + 4 * ((x) - 1)) /* Capt/Comp x out Ena (x ∈ {1, .. 4}) */ |
| 77 | +#define TIM_CCER_CCxP(x) BIT(1 + 4 * ((x) - 1)) /* Capt/Comp x Polarity (x ∈ {1, .. 4}) */ |
| 78 | +#define TIM_CCER_CCxNE(x) BIT(2 + 4 * ((x) - 1)) /* Capt/Comp xN out Ena (x ∈ {1, .. 4}) */ |
| 79 | +#define TIM_CCER_CCxNP(x) BIT(3 + 4 * ((x) - 1)) /* Capt/Comp xN Polarity (x ∈ {1, .. 4}) */ |
| 80 | +#define TIM_CCER_CC1E TIM_CCER_CCxE(1) /* Capt/Comp 1 out Ena */ |
| 81 | +#define TIM_CCER_CC1P TIM_CCER_CCxP(1) /* Capt/Comp 1 Polarity */ |
| 82 | +#define TIM_CCER_CC1NE TIM_CCER_CCxNE(1) /* Capt/Comp 1N out Ena */ |
| 83 | +#define TIM_CCER_CC1NP TIM_CCER_CCxNP(1) /* Capt/Comp 1N Polarity */ |
| 84 | +#define TIM_CCER_CC2E TIM_CCER_CCxE(2) /* Capt/Comp 2 out Ena */ |
| 85 | +#define TIM_CCER_CC2P TIM_CCER_CCxP(2) /* Capt/Comp 2 Polarity */ |
| 86 | +#define TIM_CCER_CC2NE TIM_CCER_CCxNE(2) /* Capt/Comp 2N out Ena */ |
| 87 | +#define TIM_CCER_CC2NP TIM_CCER_CCxNP(2) /* Capt/Comp 2N Polarity */ |
| 88 | +#define TIM_CCER_CC3E TIM_CCER_CCxE(3) /* Capt/Comp 3 out Ena */ |
| 89 | +#define TIM_CCER_CC3P TIM_CCER_CCxP(3) /* Capt/Comp 3 Polarity */ |
| 90 | +#define TIM_CCER_CC3NE TIM_CCER_CCxNE(3) /* Capt/Comp 3N out Ena */ |
| 91 | +#define TIM_CCER_CC3NP TIM_CCER_CCxNP(3) /* Capt/Comp 3N Polarity */ |
| 92 | +#define TIM_CCER_CC4E TIM_CCER_CCxE(4) /* Capt/Comp 4 out Ena */ |
| 93 | +#define TIM_CCER_CC4P TIM_CCER_CCxP(4) /* Capt/Comp 4 Polarity */ |
| 94 | +#define TIM_CCER_CC4NE TIM_CCER_CCxNE(4) /* Capt/Comp 4N out Ena */ |
| 95 | +#define TIM_CCER_CC4NP TIM_CCER_CCxNP(4) /* Capt/Comp 4N Polarity */ |
86 | 96 | #define TIM_CCER_CCXE (BIT(0) | BIT(4) | BIT(8) | BIT(12))
|
87 | 97 | #define TIM_BDTR_BKE(x) BIT(12 + (x) * 12) /* Break input enable */
|
88 | 98 | #define TIM_BDTR_BKP(x) BIT(13 + (x) * 12) /* Break input polarity */
|
|
0 commit comments