@@ -803,25 +803,25 @@ static struct rockchip_clk_branch px30_clk_branches[] __initdata = {
803
803
GATE (0 , "pclk_cpu_hoost" , "pclk_top_pre" , CLK_IGNORE_UNUSED , PX30_CLKGATE_CON (16 ), 7 , GFLAGS ),
804
804
805
805
/* PD_VI */
806
- GATE (0 , "aclk_vi_niu" , "aclk_vi_pre" , CLK_IGNORE_UNUSED , PX30_CLKGATE_CON (4 ), 15 , GFLAGS ),
806
+ GATE (0 , "aclk_vi_niu" , "aclk_vi_pre" , 0 , PX30_CLKGATE_CON (4 ), 15 , GFLAGS ),
807
807
GATE (ACLK_CIF , "aclk_cif" , "aclk_vi_pre" , 0 , PX30_CLKGATE_CON (5 ), 1 , GFLAGS ),
808
808
GATE (ACLK_ISP , "aclk_isp" , "aclk_vi_pre" , 0 , PX30_CLKGATE_CON (5 ), 3 , GFLAGS ),
809
- GATE (0 , "hclk_vi_niu" , "hclk_vi_pre" , CLK_IGNORE_UNUSED , PX30_CLKGATE_CON (5 ), 0 , GFLAGS ),
809
+ GATE (0 , "hclk_vi_niu" , "hclk_vi_pre" , 0 , PX30_CLKGATE_CON (5 ), 0 , GFLAGS ),
810
810
GATE (HCLK_CIF , "hclk_cif" , "hclk_vi_pre" , 0 , PX30_CLKGATE_CON (5 ), 2 , GFLAGS ),
811
811
GATE (HCLK_ISP , "hclk_isp" , "hclk_vi_pre" , 0 , PX30_CLKGATE_CON (5 ), 4 , GFLAGS ),
812
812
813
813
/* PD_VO */
814
- GATE (0 , "aclk_vo_niu" , "aclk_vo_pre" , CLK_IGNORE_UNUSED , PX30_CLKGATE_CON (3 ), 0 , GFLAGS ),
814
+ GATE (0 , "aclk_vo_niu" , "aclk_vo_pre" , 0 , PX30_CLKGATE_CON (3 ), 0 , GFLAGS ),
815
815
GATE (ACLK_VOPB , "aclk_vopb" , "aclk_vo_pre" , 0 , PX30_CLKGATE_CON (3 ), 3 , GFLAGS ),
816
816
GATE (ACLK_RGA , "aclk_rga" , "aclk_vo_pre" , 0 , PX30_CLKGATE_CON (3 ), 7 , GFLAGS ),
817
817
GATE (ACLK_VOPL , "aclk_vopl" , "aclk_vo_pre" , 0 , PX30_CLKGATE_CON (3 ), 5 , GFLAGS ),
818
818
819
- GATE (0 , "hclk_vo_niu" , "hclk_vo_pre" , CLK_IGNORE_UNUSED , PX30_CLKGATE_CON (3 ), 1 , GFLAGS ),
819
+ GATE (0 , "hclk_vo_niu" , "hclk_vo_pre" , 0 , PX30_CLKGATE_CON (3 ), 1 , GFLAGS ),
820
820
GATE (HCLK_VOPB , "hclk_vopb" , "hclk_vo_pre" , 0 , PX30_CLKGATE_CON (3 ), 4 , GFLAGS ),
821
821
GATE (HCLK_RGA , "hclk_rga" , "hclk_vo_pre" , 0 , PX30_CLKGATE_CON (3 ), 8 , GFLAGS ),
822
822
GATE (HCLK_VOPL , "hclk_vopl" , "hclk_vo_pre" , 0 , PX30_CLKGATE_CON (3 ), 6 , GFLAGS ),
823
823
824
- GATE (0 , "pclk_vo_niu" , "pclk_vo_pre" , CLK_IGNORE_UNUSED , PX30_CLKGATE_CON (3 ), 2 , GFLAGS ),
824
+ GATE (0 , "pclk_vo_niu" , "pclk_vo_pre" , 0 , PX30_CLKGATE_CON (3 ), 2 , GFLAGS ),
825
825
GATE (PCLK_MIPI_DSI , "pclk_mipi_dsi" , "pclk_vo_pre" , 0 , PX30_CLKGATE_CON (3 ), 9 , GFLAGS ),
826
826
827
827
/* PD_BUS */
@@ -986,6 +986,11 @@ static const char *const px30_cru_critical_clocks[] __initconst = {
986
986
"pclk_top_pre" ,
987
987
"pclk_pmu_pre" ,
988
988
"hclk_usb_niu" ,
989
+ "pclk_vo_niu" ,
990
+ "aclk_vo_niu" ,
991
+ "hclk_vo_niu" ,
992
+ "aclk_vi_niu" ,
993
+ "hclk_vi_niu" ,
989
994
"pll_npll" ,
990
995
"usb480m" ,
991
996
"clk_uart2" ,
0 commit comments