Skip to content

Commit a310007

Browse files
zhang-ruiPeter Zijlstra
authored andcommitted
perf/x86/intel/cstate: Add Arrowlake support
Like Alderlake, Arrowlake supports CC1/CC6/CC7 and PC2/PC3/PC6/PC8/PC10. Signed-off-by: Zhang Rui <[email protected]> Signed-off-by: Peter Zijlstra (Intel) <[email protected]> Reviewed-by: Kan Liang <[email protected]> Link: https://lore.kernel.org/r/[email protected]
1 parent 2c3aedd commit a310007

File tree

1 file changed

+12
-8
lines changed

1 file changed

+12
-8
lines changed

arch/x86/events/intel/cstate.c

Lines changed: 12 additions & 8 deletions
Original file line numberDiff line numberDiff line change
@@ -41,7 +41,7 @@
4141
* MSR_CORE_C1_RES: CORE C1 Residency Counter
4242
* perf code: 0x00
4343
* Available model: SLM,AMT,GLM,CNL,ICX,TNT,ADL,RPL
44-
* MTL,SRF,GRR
44+
* MTL,SRF,GRR,ARL
4545
* Scope: Core (each processor core has a MSR)
4646
* MSR_CORE_C3_RESIDENCY: CORE C3 Residency Counter
4747
* perf code: 0x01
@@ -53,30 +53,31 @@
5353
* Available model: SLM,AMT,NHM,WSM,SNB,IVB,HSW,BDW,
5454
* SKL,KNL,GLM,CNL,KBL,CML,ICL,ICX,
5555
* TGL,TNT,RKL,ADL,RPL,SPR,MTL,SRF,
56-
* GRR
56+
* GRR,ARL
5757
* Scope: Core
5858
* MSR_CORE_C7_RESIDENCY: CORE C7 Residency Counter
5959
* perf code: 0x03
6060
* Available model: SNB,IVB,HSW,BDW,SKL,CNL,KBL,CML,
61-
* ICL,TGL,RKL,ADL,RPL,MTL
61+
* ICL,TGL,RKL,ADL,RPL,MTL,ARL
6262
* Scope: Core
6363
* MSR_PKG_C2_RESIDENCY: Package C2 Residency Counter.
6464
* perf code: 0x00
6565
* Available model: SNB,IVB,HSW,BDW,SKL,KNL,GLM,CNL,
6666
* KBL,CML,ICL,ICX,TGL,TNT,RKL,ADL,
67-
* RPL,SPR,MTL
67+
* RPL,SPR,MTL,ARL
6868
* Scope: Package (physical package)
6969
* MSR_PKG_C3_RESIDENCY: Package C3 Residency Counter.
7070
* perf code: 0x01
7171
* Available model: NHM,WSM,SNB,IVB,HSW,BDW,SKL,KNL,
7272
* GLM,CNL,KBL,CML,ICL,TGL,TNT,RKL,
73-
* ADL,RPL,MTL
73+
* ADL,RPL,MTL,ARL
7474
* Scope: Package (physical package)
7575
* MSR_PKG_C6_RESIDENCY: Package C6 Residency Counter.
7676
* perf code: 0x02
7777
* Available model: SLM,AMT,NHM,WSM,SNB,IVB,HSW,BDW,
7878
* SKL,KNL,GLM,CNL,KBL,CML,ICL,ICX,
79-
* TGL,TNT,RKL,ADL,RPL,SPR,MTL,SRF
79+
* TGL,TNT,RKL,ADL,RPL,SPR,MTL,SRF,
80+
* ARL
8081
* Scope: Package (physical package)
8182
* MSR_PKG_C7_RESIDENCY: Package C7 Residency Counter.
8283
* perf code: 0x03
@@ -86,7 +87,7 @@
8687
* MSR_PKG_C8_RESIDENCY: Package C8 Residency Counter.
8788
* perf code: 0x04
8889
* Available model: HSW ULT,KBL,CNL,CML,ICL,TGL,RKL,
89-
* ADL,RPL,MTL
90+
* ADL,RPL,MTL,ARL
9091
* Scope: Package (physical package)
9192
* MSR_PKG_C9_RESIDENCY: Package C9 Residency Counter.
9293
* perf code: 0x05
@@ -95,7 +96,7 @@
9596
* MSR_PKG_C10_RESIDENCY: Package C10 Residency Counter.
9697
* perf code: 0x06
9798
* Available model: HSW ULT,KBL,GLM,CNL,CML,ICL,TGL,
98-
* TNT,RKL,ADL,RPL,MTL
99+
* TNT,RKL,ADL,RPL,MTL,ARL
99100
* Scope: Package (physical package)
100101
* MSR_MODULE_C6_RES_MS: Module C6 Residency Counter.
101102
* perf code: 0x00
@@ -759,6 +760,9 @@ static const struct x86_cpu_id intel_cstates_match[] __initconst = {
759760
X86_MATCH_VFM(INTEL_RAPTORLAKE_S, &adl_cstates),
760761
X86_MATCH_VFM(INTEL_METEORLAKE, &adl_cstates),
761762
X86_MATCH_VFM(INTEL_METEORLAKE_L, &adl_cstates),
763+
X86_MATCH_VFM(INTEL_ARROWLAKE, &adl_cstates),
764+
X86_MATCH_VFM(INTEL_ARROWLAKE_H, &adl_cstates),
765+
X86_MATCH_VFM(INTEL_ARROWLAKE_U, &adl_cstates),
762766
{ },
763767
};
764768
MODULE_DEVICE_TABLE(x86cpu, intel_cstates_match);

0 commit comments

Comments
 (0)