|
41 | 41 | * MSR_CORE_C1_RES: CORE C1 Residency Counter
|
42 | 42 | * perf code: 0x00
|
43 | 43 | * Available model: SLM,AMT,GLM,CNL,ICX,TNT,ADL,RPL
|
44 |
| - * MTL,SRF,GRR |
| 44 | + * MTL,SRF,GRR,ARL |
45 | 45 | * Scope: Core (each processor core has a MSR)
|
46 | 46 | * MSR_CORE_C3_RESIDENCY: CORE C3 Residency Counter
|
47 | 47 | * perf code: 0x01
|
|
53 | 53 | * Available model: SLM,AMT,NHM,WSM,SNB,IVB,HSW,BDW,
|
54 | 54 | * SKL,KNL,GLM,CNL,KBL,CML,ICL,ICX,
|
55 | 55 | * TGL,TNT,RKL,ADL,RPL,SPR,MTL,SRF,
|
56 |
| - * GRR |
| 56 | + * GRR,ARL |
57 | 57 | * Scope: Core
|
58 | 58 | * MSR_CORE_C7_RESIDENCY: CORE C7 Residency Counter
|
59 | 59 | * perf code: 0x03
|
60 | 60 | * Available model: SNB,IVB,HSW,BDW,SKL,CNL,KBL,CML,
|
61 |
| - * ICL,TGL,RKL,ADL,RPL,MTL |
| 61 | + * ICL,TGL,RKL,ADL,RPL,MTL,ARL |
62 | 62 | * Scope: Core
|
63 | 63 | * MSR_PKG_C2_RESIDENCY: Package C2 Residency Counter.
|
64 | 64 | * perf code: 0x00
|
65 | 65 | * Available model: SNB,IVB,HSW,BDW,SKL,KNL,GLM,CNL,
|
66 | 66 | * KBL,CML,ICL,ICX,TGL,TNT,RKL,ADL,
|
67 |
| - * RPL,SPR,MTL |
| 67 | + * RPL,SPR,MTL,ARL |
68 | 68 | * Scope: Package (physical package)
|
69 | 69 | * MSR_PKG_C3_RESIDENCY: Package C3 Residency Counter.
|
70 | 70 | * perf code: 0x01
|
71 | 71 | * Available model: NHM,WSM,SNB,IVB,HSW,BDW,SKL,KNL,
|
72 | 72 | * GLM,CNL,KBL,CML,ICL,TGL,TNT,RKL,
|
73 |
| - * ADL,RPL,MTL |
| 73 | + * ADL,RPL,MTL,ARL |
74 | 74 | * Scope: Package (physical package)
|
75 | 75 | * MSR_PKG_C6_RESIDENCY: Package C6 Residency Counter.
|
76 | 76 | * perf code: 0x02
|
77 | 77 | * Available model: SLM,AMT,NHM,WSM,SNB,IVB,HSW,BDW,
|
78 | 78 | * SKL,KNL,GLM,CNL,KBL,CML,ICL,ICX,
|
79 |
| - * TGL,TNT,RKL,ADL,RPL,SPR,MTL,SRF |
| 79 | + * TGL,TNT,RKL,ADL,RPL,SPR,MTL,SRF, |
| 80 | + * ARL |
80 | 81 | * Scope: Package (physical package)
|
81 | 82 | * MSR_PKG_C7_RESIDENCY: Package C7 Residency Counter.
|
82 | 83 | * perf code: 0x03
|
|
86 | 87 | * MSR_PKG_C8_RESIDENCY: Package C8 Residency Counter.
|
87 | 88 | * perf code: 0x04
|
88 | 89 | * Available model: HSW ULT,KBL,CNL,CML,ICL,TGL,RKL,
|
89 |
| - * ADL,RPL,MTL |
| 90 | + * ADL,RPL,MTL,ARL |
90 | 91 | * Scope: Package (physical package)
|
91 | 92 | * MSR_PKG_C9_RESIDENCY: Package C9 Residency Counter.
|
92 | 93 | * perf code: 0x05
|
|
95 | 96 | * MSR_PKG_C10_RESIDENCY: Package C10 Residency Counter.
|
96 | 97 | * perf code: 0x06
|
97 | 98 | * Available model: HSW ULT,KBL,GLM,CNL,CML,ICL,TGL,
|
98 |
| - * TNT,RKL,ADL,RPL,MTL |
| 99 | + * TNT,RKL,ADL,RPL,MTL,ARL |
99 | 100 | * Scope: Package (physical package)
|
100 | 101 | * MSR_MODULE_C6_RES_MS: Module C6 Residency Counter.
|
101 | 102 | * perf code: 0x00
|
@@ -759,6 +760,9 @@ static const struct x86_cpu_id intel_cstates_match[] __initconst = {
|
759 | 760 | X86_MATCH_VFM(INTEL_RAPTORLAKE_S, &adl_cstates),
|
760 | 761 | X86_MATCH_VFM(INTEL_METEORLAKE, &adl_cstates),
|
761 | 762 | X86_MATCH_VFM(INTEL_METEORLAKE_L, &adl_cstates),
|
| 763 | + X86_MATCH_VFM(INTEL_ARROWLAKE, &adl_cstates), |
| 764 | + X86_MATCH_VFM(INTEL_ARROWLAKE_H, &adl_cstates), |
| 765 | + X86_MATCH_VFM(INTEL_ARROWLAKE_U, &adl_cstates), |
762 | 766 | { },
|
763 | 767 | };
|
764 | 768 | MODULE_DEVICE_TABLE(x86cpu, intel_cstates_match);
|
|
0 commit comments