File tree Expand file tree Collapse file tree 7 files changed +28
-0
lines changed
Expand file tree Collapse file tree 7 files changed +28
-0
lines changed Original file line number Diff line number Diff line change @@ -2,6 +2,10 @@ export PLATFORM = rapidus2hp
22
33export DESIGN_NAME = cva6
44
5+ ifeq ($(FLOW_VARIANT ) , verific)
6+ export SYNTH_HDL_FRONTEND = verific
7+ endif
8+
59# Some files are listed specifically vs. sorted wilcard to control the order (makes Verific happy)
610export SRC_HOME = $(DESIGN_HOME ) /src/$(DESIGN_NICKNAME )
711export VERILOG_FILES = $(sort $(wildcard $(SRC_HOME ) /common/local/util/* .sv) ) \
Original file line number Diff line number Diff line change @@ -2,6 +2,10 @@ export PLATFORM = rapidus2hp
22
33export DESIGN_NAME = ethmac
44
5+ ifeq ($(FLOW_VARIANT ) , verific)
6+ export SYNTH_HDL_FRONTEND = verific
7+ endif
8+
59export VERILOG_FILES = $(sort $(wildcard $(DESIGN_HOME ) /src/$(DESIGN_NICKNAME ) /* .v) )
610export SDC_FILE = $(DESIGN_HOME ) /$(PLATFORM ) /$(DESIGN_NICKNAME ) /constraint.sdc
711export ABC_AREA = 1
Original file line number Diff line number Diff line change @@ -2,6 +2,10 @@ export DESIGN_NICKNAME = gcd
22export DESIGN_NAME = gcd
33export PLATFORM = rapidus2hp
44
5+ ifeq ($(FLOW_VARIANT ) , verific)
6+ export SYNTH_HDL_FRONTEND = verific
7+ endif
8+
59export VERILOG_FILES = $(DESIGN_HOME ) /src/$(DESIGN_NAME ) /gcd.v
610export SDC_FILE = $(DESIGN_HOME ) /$(PLATFORM ) /$(DESIGN_NAME ) /constraint.sdc
711
Original file line number Diff line number Diff line change @@ -2,6 +2,10 @@ export PLATFORM = rapidus2hp
22
33export DESIGN_NAME = hercules_idecode
44
5+ ifeq ($(FLOW_VARIANT ) , verific)
6+ export SYNTH_HDL_FRONTEND = verific
7+ endif
8+
59export SRC_HOME = /platforms/Rapidus/designs/hercules_idecode
610export VERILOG_FILES = $(sort $(wildcard $(SRC_HOME ) /hercules_idecode/verilog/* .sv) ) \
711 $(sort $(wildcard $(SRC_HOME ) /shared/verilog/* .sv) ) \
Original file line number Diff line number Diff line change @@ -8,6 +8,10 @@ ifeq ($(FLOW_VARIANT), gatelevel)
88 export SYNTH_NETLIST_FILES = $(SRC_HOME ) /ca78_8t_postroute_0707.v
99endif
1010
11+ ifeq ($(FLOW_VARIANT ) , verific)
12+ export SYNTH_HDL_FRONTEND = verific
13+ endif
14+
1115export VERILOG_FILES = $(sort $(wildcard $(SRC_HOME ) /hercules_issue/verilog/* .sv) ) \
1216 $(sort $(wildcard $(SRC_HOME ) /shared/verilog/* .sv) ) \
1317 $(sort $(wildcard $(SRC_HOME ) /models/cells/generic/* .sv) )
Original file line number Diff line number Diff line change @@ -3,6 +3,10 @@ export PLATFORM = rapidus2hp
33export DESIGN_NICKNAME = ibex
44export DESIGN_NAME = ibex_core
55
6+ ifeq ($(FLOW_VARIANT ) , verific)
7+ export SYNTH_HDL_FRONTEND = verific
8+ endif
9+
610export VERILOG_FILES = $(sort $(wildcard $(DESIGN_HOME ) /src/ibex_sv/* .sv) ) \
711 $(DESIGN_HOME ) /src/ibex_sv/syn/rtl/prim_clock_gating.v
812
Original file line number Diff line number Diff line change @@ -3,6 +3,10 @@ export PLATFORM = rapidus2hp
33export DESIGN_NAME = jpeg_encoder
44export DESIGN_NICKNAME = jpeg
55
6+ ifeq ($(FLOW_VARIANT ) , verific)
7+ export SYNTH_HDL_FRONTEND = verific
8+ endif
9+
610export VERILOG_FILES = $(sort $(wildcard $(DESIGN_HOME ) /src/$(DESIGN_NICKNAME ) /* .v) )
711export VERILOG_INCLUDE_DIRS = $(DESIGN_HOME ) /src/$(DESIGN_NICKNAME ) /include
812export SDC_FILE = $(DESIGN_HOME ) /$(PLATFORM ) /$(DESIGN_NICKNAME ) /jpeg_encoder15_7nm.sdc
You can’t perform that action at this time.
0 commit comments