Skip to content

Commit 5c4922f

Browse files
LebedevRImemfrob
authored andcommitted
[X86][Costmodel] Load/store i8 Stride=4 VF=8 interleaving costs
While we already model this tuple, the values are divergent from reality, so fix them. The only sched models that for cpu's that support avx2 but not avx512 are: haswell, broadwell, skylake, zen1-3 For load we have: https://godbolt.org/z/v7746Wcf7 - for intels `Block RThroughput: =12.0`; for ryzens, `Block RThroughput: <=6.0` So pick cost of `12`. For store we have: https://godbolt.org/z/aEeEohEbP - for intels `Block RThroughput: =4.0`; for ryzens, `Block RThroughput: <=2.0` So pick cost of `4`. I'm directly using the shuffling asm the llc produced, without any manual fixups that may be needed to ensure sequential execution. Reviewed By: RKSimon Differential Revision: https://reviews.llvm.org/D110969
1 parent 9c7d21c commit 5c4922f

File tree

3 files changed

+4
-4
lines changed

3 files changed

+4
-4
lines changed

llvm/lib/Target/X86/X86TargetTransformInfo.cpp

Lines changed: 2 additions & 2 deletions
Original file line numberDiff line numberDiff line change
@@ -5096,7 +5096,7 @@ InstructionCost X86TTIImpl::getInterleavedMemoryOpCostAVX2(
50965096

50975097
{4, MVT::v2i8, 4}, // (load 8i8 and) deinterleave into 4 x 2i8
50985098
{4, MVT::v4i8, 4}, // (load 16i8 and) deinterleave into 4 x 4i8
5099-
{4, MVT::v8i8, 20}, // (load 32i8 and) deinterleave into 4 x 8i8
5099+
{4, MVT::v8i8, 12}, // (load 32i8 and) deinterleave into 4 x 8i8
51005100
{4, MVT::v16i8, 39}, // (load 64i8 and) deinterleave into 4 x 16i8
51015101
{4, MVT::v32i8, 80}, // (load 128i8 and) deinterleave into 4 x 32i8
51025102

@@ -5146,7 +5146,7 @@ InstructionCost X86TTIImpl::getInterleavedMemoryOpCostAVX2(
51465146

51475147
{4, MVT::v2i8, 4}, // interleave 4 x 2i8 into 8i8 (and store)
51485148
{4, MVT::v4i8, 4}, // interleave 4 x 4i8 into 16i8 (and store)
5149-
{4, MVT::v8i8, 10}, // interleave 4 x 8i8 into 32i8 (and store)
5149+
{4, MVT::v8i8, 4}, // interleave 4 x 8i8 into 32i8 (and store)
51505150
{4, MVT::v16i8, 10}, // interleave 4 x 16i8 into 64i8 (and store)
51515151
{4, MVT::v32i8, 12}, // interleave 4 x 32i8 into 128i8 (and store)
51525152

llvm/test/Analysis/CostModel/X86/interleaved-load-i8-stride-4.ll

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -28,7 +28,7 @@ target triple = "x86_64-unknown-linux-gnu"
2828
; AVX2: LV: Found an estimated cost of 1 for VF 1 For instruction: %v0 = load i8, i8* %in0, align 1
2929
; AVX2: LV: Found an estimated cost of 5 for VF 2 For instruction: %v0 = load i8, i8* %in0, align 1
3030
; AVX2: LV: Found an estimated cost of 5 for VF 4 For instruction: %v0 = load i8, i8* %in0, align 1
31-
; AVX2: LV: Found an estimated cost of 21 for VF 8 For instruction: %v0 = load i8, i8* %in0, align 1
31+
; AVX2: LV: Found an estimated cost of 13 for VF 8 For instruction: %v0 = load i8, i8* %in0, align 1
3232
; AVX2: LV: Found an estimated cost of 41 for VF 16 For instruction: %v0 = load i8, i8* %in0, align 1
3333
; AVX2: LV: Found an estimated cost of 84 for VF 32 For instruction: %v0 = load i8, i8* %in0, align 1
3434
;

llvm/test/Analysis/CostModel/X86/interleaved-store-i8-stride-4.ll

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -28,7 +28,7 @@ target triple = "x86_64-unknown-linux-gnu"
2828
; AVX2: LV: Found an estimated cost of 1 for VF 1 For instruction: store i8 %v3, i8* %out3, align 1
2929
; AVX2: LV: Found an estimated cost of 5 for VF 2 For instruction: store i8 %v3, i8* %out3, align 1
3030
; AVX2: LV: Found an estimated cost of 5 for VF 4 For instruction: store i8 %v3, i8* %out3, align 1
31-
; AVX2: LV: Found an estimated cost of 11 for VF 8 For instruction: store i8 %v3, i8* %out3, align 1
31+
; AVX2: LV: Found an estimated cost of 5 for VF 8 For instruction: store i8 %v3, i8* %out3, align 1
3232
; AVX2: LV: Found an estimated cost of 12 for VF 16 For instruction: store i8 %v3, i8* %out3, align 1
3333
; AVX2: LV: Found an estimated cost of 16 for VF 32 For instruction: store i8 %v3, i8* %out3, align 1
3434
;

0 commit comments

Comments
 (0)