1919
2020LOG_MODULE_DECLARE (clock_control_rcar );
2121
22- #define R8A7795_CLK_SD_STOP_BIT 8
23- #define R8A7795_CLK_SD_DIV_MASK 0x3
22+ #define R8A7795_CLK_SD_STOP_BIT 8
23+ #define R8A7795_CLK_SD_DIV_MASK 0x3
2424#define R8A7795_CLK_SD_DIV_SHIFT 0
2525
26- #define R8A7795_CLK_SDH_STOP_BIT 9
27- #define R8A7795_CLK_SDH_DIV_MASK 0x7
26+ #define R8A7795_CLK_SDH_STOP_BIT 9
27+ #define R8A7795_CLK_SDH_DIV_MASK 0x7
2828#define R8A7795_CLK_SDH_DIV_SHIFT 2
2929
3030#define R8A7795_CLK_CANFD_STOP_BIT 8
@@ -40,8 +40,8 @@ struct r8a7795_cpg_mssr_data {
4040
4141/* NOTE: the array MUST be sorted by module field */
4242static struct cpg_clk_info_table core_props [] = {
43- RCAR_CORE_CLK_INFO_ITEM (R8A7795_CLK_S3D4 , RCAR_CPG_NONE ,
44- RCAR_CPG_NONE , RCAR_CPG_KHZ (66600 )),
43+ RCAR_CORE_CLK_INFO_ITEM (R8A7795_CLK_S3D4 , RCAR_CPG_NONE , RCAR_CPG_NONE ,
44+ RCAR_CPG_KHZ (66600 )),
4545
4646 RCAR_CORE_CLK_INFO_ITEM (R8A7795_CLK_SD0H , 0x0074 , RCAR_CPG_NONE , RCAR_CPG_MHZ (800 )),
4747 RCAR_CORE_CLK_INFO_ITEM (R8A7795_CLK_SD0 , 0x0074 , R8A7795_CLK_SD0H , RCAR_CPG_MHZ (800 )),
@@ -57,8 +57,8 @@ static struct cpg_clk_info_table core_props[] = {
5757
5858 RCAR_CORE_CLK_INFO_ITEM (R8A7795_CLK_CANFD , 0x0244 , RCAR_CPG_NONE , RCAR_CPG_MHZ (800 )),
5959
60- RCAR_CORE_CLK_INFO_ITEM (R8A7795_CLK_S0D12 , RCAR_CPG_NONE ,
61- RCAR_CPG_NONE , RCAR_CPG_KHZ (66600 )),
60+ RCAR_CORE_CLK_INFO_ITEM (R8A7795_CLK_S0D12 , RCAR_CPG_NONE , RCAR_CPG_NONE ,
61+ RCAR_CPG_KHZ (66600 )),
6262};
6363
6464/* NOTE: the array MUST be sorted by module field */
@@ -72,8 +72,7 @@ static struct cpg_clk_info_table mod_props[] = {
7272};
7373
7474static int r8a7795_cpg_enable_disable_core (const struct device * dev ,
75- struct cpg_clk_info_table * clk_info ,
76- uint32_t enable )
75+ struct cpg_clk_info_table * clk_info , uint32_t enable )
7776{
7877 int ret = 0 ;
7978 uint32_t reg ;
@@ -113,8 +112,7 @@ static int r8a7795_cpg_enable_disable_core(const struct device *dev,
113112 return ret ;
114113}
115114
116- static int r8a7795_cpg_core_clock_endisable (const struct device * dev ,
117- struct rcar_cpg_clk * clk ,
115+ static int r8a7795_cpg_core_clock_endisable (const struct device * dev , struct rcar_cpg_clk * clk ,
118116 bool enable )
119117{
120118 struct cpg_clk_info_table * clk_info ;
@@ -132,7 +130,7 @@ static int r8a7795_cpg_core_clock_endisable(const struct device *dev,
132130 uintptr_t rate = clk -> rate ;
133131
134132 ret = rcar_cpg_set_rate (dev , (clock_control_subsys_t )clk ,
135- (clock_control_subsys_rate_t )rate );
133+ (clock_control_subsys_rate_t )rate );
136134 if (ret < 0 ) {
137135 return ret ;
138136 }
@@ -146,8 +144,7 @@ static int r8a7795_cpg_core_clock_endisable(const struct device *dev,
146144 return ret ;
147145}
148146
149- static int r8a7795_cpg_mssr_start_stop (const struct device * dev ,
150- clock_control_subsys_t sys ,
147+ static int r8a7795_cpg_mssr_start_stop (const struct device * dev , clock_control_subsys_t sys ,
151148 bool enable )
152149{
153150 struct rcar_cpg_clk * clk = (struct rcar_cpg_clk * )sys ;
@@ -258,14 +255,12 @@ static int r8a7795_set_rate_helper(uint32_t module, uint32_t *divider, uint32_t
258255 return ret ;
259256}
260257
261- static int r8a7795_cpg_mssr_start (const struct device * dev ,
262- clock_control_subsys_t sys )
258+ static int r8a7795_cpg_mssr_start (const struct device * dev , clock_control_subsys_t sys )
263259{
264260 return r8a7795_cpg_mssr_start_stop (dev , sys , true);
265261}
266262
267- static int r8a7795_cpg_mssr_stop (const struct device * dev ,
268- clock_control_subsys_t sys )
263+ static int r8a7795_cpg_mssr_stop (const struct device * dev , clock_control_subsys_t sys )
269264{
270265 return r8a7795_cpg_mssr_start_stop (dev , sys , false);
271266}
0 commit comments